FEATURES<br>60 MSPS Sampling Rate<br>9.3 Effective Number of Bits at $\mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz}$<br>250 mW Total Power at 60 MSPS<br>Selectable Input Bandwidth of $50 \mathbf{~ M H z}$ or $130 \mathbf{~ M H z}$<br>On-Chip T/H and Voltage Reference<br>Single 5 V Supply Voltage<br>5 V or 3 V Logic I/O Compatible<br>Input Range and Output Coding Options Available<br>APPLICATIONS<br>Medical Imaging<br>Digital Communications<br>Professional Video<br>Instrumentation<br>Set-Top Box

## GENERAL DESCRIPTION

The AD9051 is a complete 10 -bit monolithic sampling analog-to-digital converter (ADC) with an onboard track-and-hold and reference. The unit is designed for low cost, high performance applications and requires only 5 V and an encode clock to achieve 60 MSPS sample rates with 10-bit resolution.

The encode clock is TTL compatible and the digital outputs are CMOS; both can operate with $5 \mathrm{~V} / 3 \mathrm{~V}$ logic. The two-step architecture used in the AD9051 is optimized to provide the best dynamic performance available while maintaining low power consumption.

## REV.C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

## FUNCTIONAL BLOCK DIAGRAM



A 2.5 V reference is included onboard, or the user can provide an external reference voltage for gain control or matching of multiple devices. Fabricated on a state-of-the-art BiCMOS process, the AD9051 is packaged in a space saving surface mount package (SSOP) and is specified over the industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax:781/461-3113
© Analog Devices, Inc.,2010

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Parameter} \& \multirow[b]{2}{*}{Temp} \& \multirow[b]{2}{*}{Test Level} \& \multicolumn{3}{|c|}{AD9051BRS/} \& \multicolumn{3}{|l|}{\[
\begin{aligned}
\& \text { AD9051BRS-2V/ } \\
\& \text { AD9051BRSZ-2V }
\end{aligned}
\]} \& \multirow[b]{2}{*}{Unit} \\
\hline \& \& \& Min \& Typ \& Max \& Min \& Typ \& Max \& \\
\hline RESOLUTION \& \& \& \multicolumn{3}{|c|}{10} \& \multicolumn{3}{|c|}{10} \& Bits \\
\hline \begin{tabular}{l}
DC ACCURACY \\
Differential Nonlinearity \\
Integral Nonlinearity \\
No Missing Codes Gain Error \({ }^{1}\) \\
Gain Tempco \({ }^{1}\)
\end{tabular} \& \begin{tabular}{l}
\(25^{\circ} \mathrm{C}\) \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
Full
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{I} \\
\& \mathrm{~V} \\
\& \mathrm{I} \\
\& \mathrm{~V} \\
\& \mathrm{I} \\
\& \mathrm{I} \\
\& \mathrm{VI} \\
\& \mathrm{~V}
\end{aligned}
\] \& \multicolumn{3}{|r|}{\begin{tabular}{rr}
0.75 \& 1.50 \\
0.90 \& \\
0.75 \& 1.50 \\
0.90 \& \\
GUARANTEED
\end{tabular}} \& \multicolumn{3}{|r|}{\begin{tabular}{rr}
0.75 \& 1.50 \\
0.90 \& \\
0.75 \& 1.50 \\
0.90 \& \\
GUARANTEED
\end{tabular}} \& \begin{tabular}{l}
LSB \\
LSB \\
LSB \\
LSB \\
\% FS \\
\% FS \\
\(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\)
\end{tabular} \\
\hline \begin{tabular}{l}
ANALOG INPUT \\
Input Voltage Range \({ }^{2}\) \\
Input Offset Voltage \\
Input Resistance \\
Input Capacitance \\
Analog Bandwidth (BW SEL \(\left.+\mathrm{V}_{\mathrm{D}} / \mathrm{NC}\right)^{3}\)
\end{tabular} \& \[
\begin{aligned}
\& 25^{\circ} \mathrm{C} \\
\& 25^{\circ} \mathrm{C} \\
\& 25^{\circ} \mathrm{C} \\
\& 25^{\circ} \mathrm{C} \\
\& 25^{\circ} \mathrm{C}
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{I} \\
\& \mathrm{I} \\
\& \mathrm{~V} \\
\& \mathrm{~V}
\end{aligned}
\] \& \[
\begin{gathered}
-14 \\
4.0
\end{gathered}
\] \& \[
\begin{aligned}
\& 1.25 \\
\& +5.0 \\
\& 6.0 \\
\& 5 \\
\& 50 / 130
\end{aligned}
\] \& +26 \& \multicolumn{3}{|l|}{\begin{tabular}{lll} 
\& 2.0 \& \\
-14 \& +5.0 \& +26 \\
4.0 \& 6.0 \& \\
\& 5 \& \\
\& \(50 / 130\) \&
\end{tabular}} \& \begin{tabular}{l}
V p-p \\
LSB \\
k \(\Omega\) \\
pF \\
MHz
\end{tabular} \\
\hline \begin{tabular}{l}
BANDGAP REFERENCE \\
Output Voltage ( \(\mathrm{I}_{\mathrm{O}}\) @ \(200 \mu \mathrm{~A}\) ) \\
Temperature Coefficient Power Supply Sensitivity Reference Input Current ( \(\mathrm{V}_{\mathrm{IN}}=2.50 \mathrm{~V}\) )
\end{tabular} \& \begin{tabular}{l}
Full \\
Full \\
Full \\
Full
\end{tabular} \& \[
\begin{aligned}
\& \text { VI } \\
\& \text { V } \\
\& \text { V } \\
\& \text { VI }
\end{aligned}
\] \& 2.4 \& \[
\begin{aligned}
\& 2.5 \\
\& \pm 33 \\
\& 6.2 \\
\& 2.0
\end{aligned}
\] \& 2.6
25 \& 2.4 \& \[
\begin{aligned}
\& 2.5 \\
\& \pm 33 \\
\& 6.2 \\
\& 2.0
\end{aligned}
\] \& 2.6
25 \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\
\& \mathrm{mV} / \mathrm{V} \\
\& \mu \mathrm{~A}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
SWITCHING PERFORMANCE \\
Maximum Conversion Rate Minimum Conversion Rate \({ }^{4}\) Aperture Delay ( \(\mathrm{t}_{\mathrm{A}}\) ) Aperture Uncertainty (Jitter) Output Valid Time ( \(\left.\mathrm{v}_{\mathrm{V}}\right)^{5}\) Output Propagation Delay ( \(\left.\mathrm{t}_{\mathrm{PD}}\right)^{5}\)
\end{tabular} \& \begin{tabular}{l}
Full \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
Full
\end{tabular} \& \[
\begin{aligned}
\& \text { VI } \\
\& \text { IV } \\
\& \text { V } \\
\& \text { V } \\
\& \text { VI } \\
\& \text { VI }
\end{aligned}
\] \& 60
\[
4.0
\] \& \[
\begin{aligned}
\& 2.0 \\
\& 2.5 \\
\& 5 \\
\& 5.5
\end{aligned}
\] \& 5.0

10 \& 60

4.0 \& $$
\begin{aligned}
& 2.0 \\
& 2.5 \\
& 5 \\
& 5.5
\end{aligned}
$$ \& 5.0

10 \& | MSPS |
| :--- |
| MSPS |
| ns |
| ps, rms |
| ns |
| ns | <br>

\hline | DYNAMIC PERFORMANCE ${ }^{6}$ |
| :--- |
| Transient Response Overvoltage Recovery Time ENOBS $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=1.20 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{IN}}=29.0 \mathrm{MHz} \end{aligned}$ |
| Signal-to-Noise Ratio (SINAD) $\mathrm{f}_{\mathrm{IN}}=1.20 \mathrm{MHz}$ |
| $\mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz}$ $\mathrm{f}_{\mathrm{IN}}=29.0 \mathrm{MHz}$ |
| Signal-to-Noise Ratio (Without Harmonics) $\mathrm{f}_{\mathrm{IN}}=1.20 \mathrm{MHz}$ |
| $\mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz}$ $\mathrm{f}_{\mathrm{IN}}=29.0 \mathrm{MHz}$ |
| 2nd Harmonic Distortion $\mathrm{f}_{\mathrm{IN}}=1.20 \mathrm{MHz}$ |
| $\mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz}$ $\mathrm{f}_{\mathrm{IN}}=29.0 \mathrm{MHz}$ |
| 3rd Harmonic Distortion $\mathrm{f}_{\mathrm{IN}}=1.20 \mathrm{MHz}$ |
| $\mathrm{f}_{\mathrm{IN}}=10.3 \mathrm{MHz}$ $\mathrm{f}_{\mathrm{IN}}=29.0 \mathrm{MHz}$ |
| Two-Tone Intermodulation |
| Distortion (IMD) |
| Differential Phase |
| Differential Gain | \& \[

$$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C}
\end{aligned}
$$

\] \& | V V |
| :--- |
| V |
| I |
| V |
| V |
| I |
| V |
| V |
| I |
| V |
| V |
| I |
| V |
| V |
| I |
| V |
| V |
| V |
| V | \& 8.76

53.5

54.5 \& $$
\begin{aligned}
& 10 \\
& 10 \\
& \\
& 9.3 \\
& 9.0 \\
& 8.8 \\
& 56.5 \\
& 56 \\
& 54 \\
& \\
& 55.5 \\
& 56.5 \\
& 55 \\
& \\
& -74 \\
& -73 \\
& -67 \\
& \\
& -74 \\
& -70 \\
& -65 \\
& \\
& -65 \\
& 0.1 \\
& 0.5
\end{aligned}
$$ \& -60

-60 \& 8.59
52.5

53.5 \& 10
10
9.1
8.8
8.6
56.5
55
53
56.5
55.5
54
-68
-64
-60
-69
-65
-60
-65
0.1
0.5 \& -58

-60 \& | ns |
| :--- |
| ns |
| ENOB |
| ENOB |
| ENOB |
| dB |
| dB |
| dB |
| dB |
| dB |
| dB |
| dBc |
| dBc |
| dBc |
| dBc |
| dBc |
| dBc |
| dBc |
| Degrees |
| \% | <br>

\hline
\end{tabular}

| Parameter | Temp | Test <br> Level | $\begin{aligned} & \text { AD9051BRS/ } \\ & \text { AD9051BRSZ } \end{aligned}$ |  |  | $\begin{gathered} \text { AD9051BRS-2VI } \\ \text { AD9051BRSZ-2V } \end{gathered}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| ENCODE INPUT |  |  |  |  |  |  |  |  |  |
| Logic " 1 " Voltage | Full | VI | 2.0 |  |  | 2.0 |  |  | V |
| Logic "0" Voltage | Full | VI |  |  | 0.8 |  |  | 0.8 | V |
| Logic " 1 " Current | Full | VI |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| Logic " 0 " Current | Full | VI |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| Input Capacitance | $25^{\circ} \mathrm{C}$ | V |  | 7.5 |  |  | 7.5 |  | pF |
| Encode Pulsewidth High ( $\mathrm{t}_{\mathrm{EH}}$ ) | $25^{\circ} \mathrm{C}$ | IV | 7.5 |  |  | 7.5 |  |  | ns |
| Encode Pulsewidth Low ( $\mathrm{t}_{\mathrm{EL}}$ ) | $25^{\circ} \mathrm{C}$ | IV | 7.5 |  |  | 7.5 |  |  | ns |
| DIGITAL OUTPUTS |  |  |  |  |  |  |  |  |  |
| Logic "1" Voltage ( $5.0 \mathrm{~V}_{\mathrm{DD}}$ ) | Full | VI | 4.95 |  |  | 4.95 |  |  | V |
| Logic "0" Voltage ( $5.0 \mathrm{~V}_{\mathrm{DD}}$ ) | Full | VI |  |  | 0.05 |  |  | 0.05 | V |
| Logic " 1 " Voltage ( $3.0 \mathrm{~V}_{\mathrm{DD}}$ ) | Full | VI | 2.95 |  |  | 2.95 |  |  | V |
| Logic "0" Voltage (3.0 V DD ) | Full | VI |  |  | 0.05 |  |  | 0.05 | V |
| Output Coding ${ }^{7}$ |  |  |  | et Bi |  |  | et Bi |  |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{D}}, \mathrm{V}_{\mathrm{DD}}$ Supply Current | Full | VI |  | 50 | 63 |  | 50 | 63 | mA |
| Power Dissipation ${ }^{8}$ | Full | VI |  | 250 | 315 |  | 250 | 315 | mW |
| Power Supply Rejection Ratio (PSRR) ${ }^{9}$ | $25^{\circ} \mathrm{C}$ | I |  | $\pm 2$ | $\pm 10$ |  | $\pm 7$ | $\pm 15$ | $\mathrm{mV} / \mathrm{V}$ |

## NOTES

${ }^{1}$ Gain error and gain temperature coefficient are based on the ADC only (with a fixed 2.5 V external reference).
${ }^{2}$ Contact factory or authorized sales agent for information concerning the availability of expanded input voltage range devices.
${ }^{3} 3 \mathrm{~dB}$ bandwidth with full-power input signal.
${ }^{4}$ Minimum conversion rate at which all data sheet specifications remain stable.
${ }^{5} \mathrm{t}_{\mathrm{V}}$ and $\mathrm{t}_{\mathrm{PD}}$ are measured from the threshold crossing of the ENCODE input to valid TTL levels 0.5 V and 2.4 V of the digital outputs with $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$. The output ac load during test is 5 pF .
${ }^{6}$ SNR/harmonics tested with an analog input voltage of -0.5 dBFS . All tests performed at 60 MSPS .
${ }^{7}$ Contact factory or authorized sales agent for information concerning the availability of alternative output coding and input range devices.
${ }^{8}$ Power dissipation is measured under the following conditions: analog input $=-\mathrm{FS}$ at 60 MSPS ENCODE.
${ }^{9} \mathrm{~A}$ change in input offset voltage with respect to a change in $\mathrm{V}_{\mathrm{D}}$.
Specifications subject to change without notice.

## AD9051

## ABSOLUTE MAXIMUM RATINGS*


Analog Inputs $\ldots \ldots \ldots \ldots \ldots \ldots . .$.
Digital Inputs $\ldots \ldots$............................ 0.5 V to $\mathrm{V}_{\mathrm{D}}$

Digital Output Current .............................. 20 mA
Operating Temperature $\ldots \ldots \ldots \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Maximum Junction Temperature $\ldots . . . . . . . . . . . . .150^{\circ} \mathrm{C}$
Maximum Case Temperature ........................ $150^{\circ} \mathrm{C}$
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability.

## EXPLANATION OF TEST LEVELS

## Test Level

I. $100 \%$ production tested.
II. $100 \%$ production tested at $25^{\circ} \mathrm{C}$ and sample tested at specified temperatures.
III. Sample tested only.
IV. Parameter is guaranteed by design and characterization testing.
V. Parameter is a typical value only.
VI. $100 \%$ production tested at $25^{\circ} \mathrm{C}$; guaranteed by design and characterization testing for industrial temperature range.

Table I. Digital Coding (Single-Ended Input with AIN, AINB Bypassed to GND)

| Analog Input | Voltage Level | OR <br> (Out of Range) | Digital Output <br> MSB . . LSB |
| :--- | :--- | :--- | :--- |
| $3.126(3.50)^{*}$ | Positive Full Scale + 1 LSB | 1 | 1111111111 |
| 2.5 | Midscale | 0 | 0111111111 |
| $1.874(1.50)^{*}$ | Negative Full Scale -1 LSB | 1 | 0000000000 |

*(BRS-2V Version)

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9051 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1, 6, 7, 12, 21, 23 | GND | Ground |
| 2, 8, 11 | $\mathrm{V}_{\mathrm{D}}$ | Analog 5 V Power Supply |
| 3 | VREFOUT | Internal Bandgap Voltage Reference (Nominally 2.5 V ) |
| 4 | VREFIN | Input to Reference Amplifier. Voltage reference for ADC is connected here. |
| 5 | BWSEL | Bandwidth Select. $\mathrm{NC}=130 \mathrm{MHz}$ nominal. $+\mathrm{V}_{\mathrm{D}}=50 \mathrm{MHz}$ nominal. |
| 9 | AINB | Complementary Analog Input Pin (Analog Input Bar) |
| 10 | AIN | Analog Input Pin |
| 13 | ENCODE | Encode Clock Input to ADC. Internal T/H is placed in hold mode (ADC is encoding) on rising edge of encode signal. |
| 14 | OR | Out of Range Signal. Logic "0" when analog input is in nominal range. Logic " 1 " when analog input is out of nominal range. |
| 15 | D9 (MSB) | Most Significant Bit of ADC Output |
| 16-19 | D8-D5 | Digital Output Bits of ADC |
| 20, 22 | $\mathrm{V}_{\mathrm{DD}}$ | Digital Output Power Supply (Only Used by Digital Outputs) |
| 24-27 | D4-D1 | Digital Output Bits of ADC |
| 28 | D0 (LSB) | Least Significant Bit of ADC Output |

## PIN CONFIGURATION




Figure 1. Timing Diagram


Figure 2. Equivalent Circuits

## AD9051



TPC 1. Power Dissipation vs. Clock Rate


TPC 2. SNR/SINAD vs. AIN Frequency


TPC 3. Harmonics vs. AIN Frequency


TPC 4. ADC Gain vs. AIN Frequency


TPC 5. SNR vs. Temperature


TPC 6. SNR vs. Clock Rate


TPC 7. FFT Plot $40 \mathrm{MSPS}, 10.3 \mathrm{MHz}$


TPC 8. FFT Plot 40 MSPS, 15.2 MHz


TPC 9. FFT Plot $60 \mathrm{MSPS}, 10.3 \mathrm{MHz}$


TPC 10. FFT Plot 60 MSPS , 15.2 MHz


TPC 11. FFT Plot $60 \mathrm{MSPS}, 21.7 \mathrm{MHz}$


TPC 12. Two-Tone IMD


TPC 13. Gain vs. Clock Rate


TPC 14. Offset vs. Clock Rate


TPC 15. SNR vs. Duty Cycle


TPC 16. $t_{P D}$ vs. Temperature $3 \mathrm{~V} / 5 \mathrm{~V}$


TPC 17. Reference Load Regulation


TPC 18. Midscale Histogram (Inputs Tied)

## THEORY OF OPERATION

Refer to the block diagram on the front page.
The AD9051 employs a subranging architecture with digital error correction. This combination of design techniques ensures true 10-bit accuracy at the digital outputs of the converter.

At the input, the analog signal is buffered by a high speed differential buffer and applied to a track-and-hold (T/H) that holds the analog value present when the unit is strobed with an ENCODE command. The conversion process begins on the rising edge of this pulse. The two stage architecture completes a coarse and then a fine conversion of the $\mathrm{T} / \mathrm{H}$ output signal.
Error correction and decode logic correct and align data from the two conversions and present the result as a 10 -bit parallel digital word. Output data are strobed on the rising edge of the ENCODE command. The subranging architecture results in five pipeline delays for the output data. Refer to the AD9051 Timing Diagram.

## USING THE AD9051

## 3 V System

The digital input and outputs of the AD9051 can be easily configured to directly interface to 3 V logic systems. The encode input (Pin 13) is TTL compatible with a logic threshold of 1.5 V . This input is actually a CMOS stage (refer to Equivalent Encode Input Stage) with a TTL threshold, allowing operation with TTL, CMOS and 3 V CMOS logic families. Using 3 V CMOS logic allows the user to drive the encode directly without the need to translate to 5 V . This saves the user power and board space. As with all high speed data converters, the clock signal must be clean and jitter free to prevent the degradation of dynamic performance.
The AD9051 outputs can also directly interface to 3 V logic systems. The digital outputs are standard CMOS stages (refer to AD9051 Output Stage) with isolated supply pins (Pins 20, $22 \mathrm{~V}_{\mathrm{DD}}$ ). By varying the voltage on the $\mathrm{V}_{\mathrm{DD}}$ pins, the digital output levels vary respectively. By connecting Pins 20 and 22 to the 3 V logic supply, the AD9051 will supply 3 V output levels. Care should be taken to filter and isolate the output supply of the AD9051 as noise could be coupled into the ADC, limiting performance.

## Analog Input

The analog input of the AD9051 is a differential input buffer (refer to AD9051 Equivalent Analog Input). The differential inputs are internally biased at 2.5 V , obviating the need for external biasing. Excellent performance is achieved whether the analog inputs are driven single-endedly or differentially (for best dynamic performance, impedances at AIN and AINB should match).
Figure 3 shows typical connections for the analog inputs when using the AD9051 in a dc-coupled system with single-ended signals. All components are powered from a single 5 V supply. The AD820 is used to offset the ground referenced input signal to the level required by the AD9051.
AC coupling of the analog inputs of the AD9051 is easily accomplished. Figure 4 shows capacitive coupling of a singleended signal while Figure 5 shows transformer coupling differentially into the AD9051.


Figure 3. Single Supply, Single-Ended, DC-Coupled AD9051


Figure 4. Single-Ended, Capacitively-Coupled AD9051


Figure 5. Differentially Driven AD9051 Using Transformer Coupling
The AD830 provides a unique method of providing dc level shift for the analog input. Using the AD830 allows a great deal of flexibility for adjusting offset and gain. Figure 6 shows the AD830 configured to drive the AD9051. The offset is provided by the internal biasing of the AD9051 differential input (Pin 9). For more information regarding the AD830, see the AD830 data sheet.


Figure 6. Level-Shifting with the AD830

## AD9051

## Overdrive of the Analog Input

Special care was taken in the design of the analog input section of the AD9051 to prevent damage and corruption of data when the input is overdriven. The nominal input range is 1.875 V to 3.125 V ( 1.25 V p-p centered at 2.5 V ). Out-of-range comparators detect when the analog input signal is out of this range and the input buffer is clamped. The digital outputs are locked at their maximum or minimum value (i.e., all " 0 " or all " 1 "). This precludes the digital outputs changing to an invalid value when the analog input is out of range.
The input is protected to one volt outside the power supply rails. For nominal power ( 5 V and ground), the analog input will not be damaged with signals from +5.5 V to -0.5 V .

## Timing

The performance of the AD9051 is very insensitive to the duty cycle of the clock. Pulsewidth variations of as much as $\pm 15 \%$ for encode rates of 40 MSPS and $\pm 10 \%$ for encode rates of 60 MSPS will cause no degradation in performance. (See Figure 17, SNR vs. Duty Cycle.)

The AD9051 provides latched data outputs, with five pipeline delays. Data outputs are available one propagation delay ( $t_{\text {pD }}$ ) after the rising edge of the encode command (refer to Figure 1, Timing Diagram). The length of the output data lines and loads placed on them should be minimized to reduce transients within the AD9051; these transients can detract from the converter's dynamic performance.

## Power Dissipation

The power dissipation specification in the parameter table is measured under the following conditions: encode is 60 MSPS, analog input is -FS .
As shown in Figure 3, the actual power dissipation varies based on these conditions. For instance, reducing the clock rate will reduce power as expected for CMOS-type devices. The loading determines the power dissipated in the output stages.
The analog input frequency and amplitude in conjunction with the clock rate determine the switching rate of the output data bits. Power dissipation increases as more data bits switch at faster rates. For instance, if the input is a dc signal that is out of range, no output bits will switch. This minimizes power in the output stages, but is not realistic from a usage standpoint.
The dissipation in the output stages can be minimized by interfacing the outputs to 3 V logic (refer to Using the AD9051, 3 V System). The lower output swings minimize power consumption as follows: ( $1 / 2 \mathrm{C}_{\mathrm{LOAD}} \times \mathrm{V}_{\mathrm{DD}}{ }^{2} \times$ Update Rate $)$.

## Voltage Reference

A stable and accurate 2.5 V voltage reference is built into the AD9051 (Pin 3, VREFOUT). In normal operation the internal reference is used by strapping together Pins 3 and 4 of the AD9051. The internal reference has $500 \mu \mathrm{~A}$ of extra drive current that can be used for other circuits.

Some applications may require greater accuracy, improved temperature performance, or adjustment of the gain of the AD9051, which cannot be obtained by using the internal reference. For these applications, an external 2.5 V reference can be used to connect to Pin 4 of the AD9051. The VREFIN requires $2 \mu \mathrm{~A}$ of drive current.
The input range can be adjusted by varying the reference voltage applied to the AD9051. No appreciable degradation in performance occurs when the reference is adjusted $\pm 5 \%$. The full-scale range of the ADC tracks reference voltage changes linearly.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-150-AH
Figure 7.28-Lead Shrink Small Outline Package [SSOP] (RS-28)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9051BRS | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRS-2V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSRL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSZRL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSRL-2V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSZ-2V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Lead Shrink Small Outline Package (SSOP) | RS-28 |
| AD9051BRSZRL-2V | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Lead Shrink Small Outline Package (SSOP) | RS-28 |

${ }^{1} Z=$ RoHS Compliant Part.

## REVISION HISTORY

11/10—Rev. B to Rev. C
Changes to Specifications Section................................................ 2
Deleted Evaluation Board Section ............................................. 10
Updated Outline Dimensions.................................................... 11
Changes to Ordering Guide........................................................ 11
7/01—Rev. A to Rev. B
Edits to ABSOLUTE MAXIMUM RATINGS .. 4

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD9051BRSZRL AD9051BRSZRL-2V AD9051BRSZ AD9051BRSZ-2V

