# 14-Bit, 3 GSPS, JESD204B, Single Analog-to-Digital Converter 

## FEATURES

- JESD204B (Subclass 1) coded serial digital outputs - Support for lane rates up to 16 Gbps per lane
- 2 W total power at 3 GSPS (default settings)
- Performance at -2 dBFS amplitude, 2.6 GHz input
- SFDR = 70 dBFS
- $\operatorname{SNR}=57.2 \mathrm{dBFS}$
- Performance at -9 dBFS amplitude, 2.6 GHz input
- SFDR = 78 dBFS
- $\operatorname{SNR}=59.5 \mathrm{dBFS}$
- Integrated input buffer
- Noise density $=-152 \mathrm{dBFS} / \mathrm{Hz}$
$-0.975 \mathrm{~V}, 1.9 \mathrm{~V}$, and 2.5 V dc supply operation
- 9 GHz analog input full power bandwidth ( -3 dB )
- Amplitude detect bits for efficient AGC implementation
- 4 integrated digital downconverters
- 48-bit NCO
- 4 cascaded half-band filters
- Phase coherent NCO switching

Up to 4 channels available

- Serial port control
- Integer clock with divide by 2 and divide by 4 options
- Flexible JESD204B lane configurations
- On-chip dither


## APPLICATIONS

- Diversity multiband and multimode digital receivers
- 3G/4G, TD-SCDMA, W-CDMA, GSM, LTE, LTE-A
- Electronic test and measurement systems
- Phased array radar and electronic warfare
- DOCSIS 3.0 CMTS upstream receive paths
- HFC digital reverse path receivers
- LIDAR


## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

Rev. 0

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram. ..... 1
General Description ..... 3
Product Highlights ..... 3
Specifications ..... 4
DC Specifications ..... 4
AC Specifications ..... 5
Digital Specifications. ..... 7
Switching Specifications ..... 8
Timing Specifications ..... 8
Absolute Maximum Ratings ..... 10
Thermal Resistance ..... 10
ESD Caution. ..... 10
Pin Configuration and Function Descriptions ..... 11
Typical Performance Characteristics ..... 13
Equivalent Circuits ..... 19
Theory of Operation ..... 21
ADC Architecture ..... 21
Analog Input Considerations ..... 21
Voltage Reference ..... 24
DC Offset Calibration ..... 24
Clock Input Considerations ..... 25
Power-Down/Standby Mode ..... 27
Temperature Diode ..... 27
ADC Overrange and Fast Detect. ..... 29
ADC Overrange ..... 29
Fast Threshold Detection (FD) ..... 29
ADC Application Modes and JESD204B Tx Converter Mapping ..... 30
Programmable FIR Filters ..... 31
Supported Modes ..... 31
Programming Instructions ..... 32
Digital Downconverter (DDC) ..... 33
DDC I/Q Output Selection ..... 33
DDC General Description ..... 33
DDC Frequency Translation ..... 35
DDC Decimation Filters ..... 43
DDC Gain Stage ..... 48
DDC Complex to Real Conversion ..... 48
DDC Mixed Decimation Settings ..... 50
DDC Example Configurations ..... 51
DDC Power Consumption ..... 53
Signal Monitor ..... 54
SPORT over JESD204B ..... 54
Digital Outputs ..... 56
Introduction to the JESD204B Interface ..... 56
JESD204B Overview ..... 56
Functional Overview. ..... 57
JESD204B Link Establishment. ..... 57
Physical Layer (Driver) Outputs ..... 59
$\mathrm{f}_{\mathrm{S}} \times 4$ Mode ..... 60
Setting Up the AD9699 Digital Interface ..... 62
Deterministic Latency ..... 68
Subclass 0 Operation ..... 68
Subclass 1 Operation ..... 68
Multichip Synchronization ..... 70
Normal Mode ..... 70
Timestamp Mode ..... 70
SYSREF Input ..... 71
SYSREF $\pm$ Setup/Hold Window Monitor ..... 73
Latency ..... 76
End to End Total Latency ..... 76
Example Latency Calculations ..... 76
LMFC Referenced Latency. ..... 76
Test Modes ..... 78
ADC Test Modes ..... 78
JESD204B Block Test Modes ..... 79
Serial Port Interface ..... 81
Configuration Using the SPI ..... 81
Hardware Interface ..... 81
SPI Accessible Features. ..... 81
Memory Map ..... 82
Reading the Memory Map Register Table ..... 82
Memory Map Register Details ..... 82
Applications Information. ..... 119
Power Supply Recommendations. ..... 119
Layout Guidelines. ..... 119
AVDD1_SR (Pin E7) and AGND (Pin E6 and Pin E8) ..... 120
Outline Dimensions ..... 121
Ordering Guide ..... 121
Evaluation Boards ..... 121

## REVISION HISTORY

## 5/2021—Revision 0: Initial Version

## GENERAL DESCRIPTION

The AD9699 is a single, 14-bit, 3 GSPS analog-to-digital converter (ADC). The device has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support applications capable of direct sampling wide bandwidth analog signals of up to 5 GHz . The -3 dB bandwidth of the ADC input is 9 GHz . The AD9699 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.

The ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. The ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. The analog input and clock signals are differential inputs. The ADC data outputs are internally connected to four digital downconverters (DDCs) through a crossbar multiplexer (mux). Each DDC consists of up to five cascaded signal processing stages: a 48-bit frequency translator (numerically controlled oscillator (NCO)), and up to four half-band decimation filters. The NCO has the option to select preset bands over the general-purpose input/output (GPIO) pins, which enables the selection of up to three bands. Operation of the AD9699 between the DDC modes is selectable via serial peripheral interface (SPI)-programmable profiles.

In addition to the DDC blocks, the AD9699 has several functions that simplify the automatic gain control (AGC) function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect control bits in Register 0x0245 of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input. In addition to the fast detect outputs, the AD9699 also offers signal monitoring capability. The signal monitoring block
provides additional information about the signal being digitized by the ADC.

The user can configure the Subclass 1 JESD204B-based high speed serialized output in a variety of one-lane, two-lane, four-lane, and eight-lane configurations, depending on the DDC configuration and the acceptable lane rate of the receiving logic device. Multidevice synchronization is supported through the SYSREF $\pm$ and SYNCINB $\pm$ input pins.

The AD9699 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 3 -wire SPI.

The AD9699 is available in a Pb-free, $12 \mathrm{~mm} \times 12 \mathrm{~mm}, 196$-ball BGA and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ambient temperature range. This product is protected by a U.S. patent.

Note that throughout this data sheet, multifunction pins, such as FD/GPIO_A0, are referred to either by the entire pin name or by a single function of the pin, for example, FD, when only that function is relevant.

## PRODUCT HIGHLIGHTS

1. Wide, input -3 dB bandwidth of 9 GHz supports direct $R F$ sampling of signals up to about 5 GHz .
2. Four integrated, wideband decimation filter and NCO blocks supporting multiband receivers.
3. Fast NCO switching enabled through the GPIO pins.
4. An SPI controls various product features and functions to meet specific system requirements.
5. Programmable fast overrange detection and signal monitoring.
6. On-chip temperature diode for system thermal management.
7. $12 \mathrm{~mm} \times 12 \mathrm{~mm}, 196$-ball BGA.

## SPECIFICATIONS

## DC SPECIFICATIONS

AVDD1 $=0.975 \mathrm{~V}$, AVDD1_SR $=0.975 \mathrm{~V}, ~ A V D D 2=1.9 \mathrm{~V}$, AVDD3 $=2.5 \mathrm{~V}, \mathrm{DVDD}=0.975 \mathrm{~V}, \mathrm{DRVDD} 1=0.975 \mathrm{~V}, \mathrm{DRVDD2}=1.9 \mathrm{~V}, \mathrm{SPIVDD}=$ 1.9 V , specified maximum sampling rate, 1.54 V p-p full-scale differential input, input amplitude $\left(A_{\text {IN }}\right)=-2.0 \mathrm{dBFS}, \mathrm{L}=4, \mathrm{M}=1$,
$F=1$, and $-20^{\circ} \mathrm{C} \leq$ junction temperature $\left(T_{j}\right) \leq+100^{\circ} \mathrm{C}$, unless otherwise noted. The $T_{j}$ range of $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ translates to a $\mathrm{T}_{\mathrm{A}}$ range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications represent performance at $\mathrm{T}_{\mathrm{J}}=40^{\circ} \mathrm{C}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$.
Table 1.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| RESOLUTION | 14 |  |  | Bits |
| ACCURACY <br> No Missing Codes <br> Offset Error <br> Gain Error <br> Differential Nonlinearity (DNL) Integral Nonlinearity (INL) | $\begin{aligned} & -6.07 \\ & -0.59 \\ & -25.4 \\ & \hline \end{aligned}$ | $$ | $\begin{aligned} & +6.07 \\ & +0.68 \\ & +18.1 \end{aligned}$ | $\begin{aligned} & \text { \% FSR } \\ & \% \text { FSR } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| TEMPERATURE DRIFT <br> Offset Error <br> Gain Error |  | $\begin{aligned} & \pm 15 \\ & 440 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| INTERNAL VOLTAGE REFERENCE |  | 0.5 |  | V |
| INPUT-REFERRED NOISE |  | 5.6 |  | LSB rms |
| ANALOG INPUTS <br> Differential Input Voltage Range <br> Common-Mode Voltage (VCM) <br> Differential Input Resistance <br> Differential Input Capacitance Differential Input Return Loss at 2.1 $\mathrm{GHz}^{1}$ -3 dB Bandwidth | 1.33 | 1.54 1.35 200 0.25 -7 9 | 1.54 | V p-p <br> V <br> $\Omega$ <br> pF <br> dB <br> GHz |
| POWER SUPPLY <br> AVDD1 <br> AVDD2 <br> AVDD3 <br> AVDD1_SR <br> DVDD <br> DRVDD1 <br> DRVDD2 <br> SPIVDD <br> $\mathrm{I}_{\text {AVDD1 }}$ <br> lavdD2 <br> $l_{\text {avdd }}$ <br> lavDD1_SR <br> IDVDD <br> $I_{\text {DRVDD1 }}{ }^{2}$ <br> IDRVDD2 <br> $I_{\text {SPIVDD }}$ | $\begin{array}{\|l} 0.95 \\ 1.85 \\ 2.44 \\ 0.95 \\ 0.95 \\ 0.95 \\ 1.85 \\ 1.85 \end{array}$ | 0.975 1.9 2.5 0.975 0.975 0.975 1.9 1.9 335 420 56 22 285 420 30 0.20 | 1.0 <br> 1.95 <br> 2.56 <br> 1.0 <br> 1.0 <br> 1.0 <br> 1.95 <br> 1.95 <br> 408.5 <br> 483.9 <br> 62.57 <br> 34 <br> 518.4 <br> 491.6 <br> 33.5 <br> 0.996 | V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA |

## SPECIFICATIONS

Table 1.

| Parameter | Min | Typ | Max |
| :--- | :--- | :--- | :--- |
| POWER CONSUMPTION |  |  | Unit |
| Total Power Dissipation (Including Output Drivers) ${ }^{3}$ | 2.0 | 2.472 | W |
| Power-Down Dissipation | 250 | 594 | mW |
| Standby ${ }^{4}$ | 1.0 | 1.41 | mW |

${ }^{1}$ For more information, see the Analog Input Considerations section.
${ }^{2}$ All lanes running. Power dissipation on DRVDD1 changes with the lane rate and number of lanes used.
${ }^{3}$ Default mode. No DDCs used.
${ }^{4}$ Can be controlled by the SPI.

## AC SPECIFICATIONS

AVDD1 $=0.975 \mathrm{~V}$, AVDD1_SR $=0.975 \mathrm{~V}$, AVDD2 $=1.9 \mathrm{~V}, \mathrm{AVDD3}=2.5 \mathrm{~V}, \mathrm{DVDD}=0.975 \mathrm{~V}, \mathrm{DRVDD} 1=0.975 \mathrm{~V}, \mathrm{DRVDD2}=1.9 \mathrm{~V}, \mathrm{SPIVDD}=$ 1.9 V , specified maximum sampling rate, 1.54 V p-p full-scale differential input, default SPI settings, and $-20^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq+100^{\circ} \mathrm{C}$, unless otherwise noted. The $T_{J}$ range of $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ translates to a $\mathrm{T}_{A}$ range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications represent performance at $\mathrm{T}_{J}=40^{\circ} \mathrm{C}$ ( $\mathrm{A}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ).

Table 2.

| Parameter ${ }^{1}$ | $\mathrm{A}_{\text {IN }}=-2 \mathrm{dBFS}$ |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max | Unit |
| NOISE DENSITY ${ }^{2}$ |  |  |  |  |  |  |  |
| 1.54 V p-p Setting |  | -152 |  |  | -152 |  | dBFS/Hz |
| 1.85 V p-p Setting |  | -154 |  |  | -154 |  | dBFS/Hz |
| NOISE FIGURE |  | 24.5 |  |  | 24.5 |  | dB |
| SIGNAL-TO-NOISE RATIO (SNR) |  |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{N}}=255 \mathrm{MHz}$ |  | 60.2 |  |  | 60.2 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=255 \mathrm{MHz}$ ( 1.85 V p-p Setting) |  | 61.4 |  |  | 61.8 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=765 \mathrm{MHz}$ |  | 59.8 |  |  | 60.2 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=900 \mathrm{MHz}$ |  | 59.5 |  |  | 60.2 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=1800 \mathrm{MHz}$ |  | 58.7 |  |  | 60.0 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=2100 \mathrm{MHz}$ |  | 58.2 |  |  | 59.8 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=2600 \mathrm{MHz}$ | 50.2 | 57.2 |  |  | 59.5 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=3950 \mathrm{MHz}$ |  | 55.1 |  |  | 58.6 |  | dBFS |
| SIGNAL-TO-NOISE-AND-DISTORTION RATIO (SINAD) |  |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{IN}}=255 \mathrm{MHz}$ |  | 59.7 |  |  | 60.0 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=255 \mathrm{MHz}$ ( 1.85 V p-p Setting) |  | 60.0 |  |  | 61.5 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=765 \mathrm{MHz}$ |  | 58.8 |  |  | 60.0 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=900 \mathrm{MHz}$ |  | 58.6 |  |  | 59.9 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=1800 \mathrm{MHz}$ |  | 57.4 |  |  | 59.7 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=2100 \mathrm{MHz}$ |  | 56.7 |  |  | 59.4 |  | dBFS |
| $\mathrm{f}_{\mathrm{N}}=2600 \mathrm{MHz}$ | 44.1 | 56.1 |  |  | 59.2 |  | dBFS |
| $\mathrm{f}_{\mathrm{IN}}=3950 \mathrm{MHz}$ |  | 52.8 |  |  | 58.2 |  | dBFS |

## SPECIFICATIONS

Table 2.

| Parameter ${ }^{1}$ | $\mathrm{A}_{\text {IN }}=-2 \mathrm{dBFS}$ |  |  | $\mathrm{A}_{\text {IN }}=-9 \mathrm{dBFS}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |  |
| EFFECTIVE NUMBER OF BITS (ENOB) $\begin{aligned} & \mathrm{f}_{\mathbb{N}}=255 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=765 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=900 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=1800 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2100 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2600 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=3950 \mathrm{MHz} \\ & \hline \end{aligned}$ | 8.1 | $\begin{aligned} & 9.6 \\ & 9.5 \\ & 9.4 \\ & 9.2 \\ & 9.1 \\ & 9.0 \\ & 8.5 \end{aligned}$ |  |  | $\begin{aligned} & 9.7 \\ & 9.7 \\ & 9.7 \\ & 9.6 \\ & 9.6 \\ & 9.5 \\ & 9.4 \end{aligned}$ |  | Bits <br> dBFS <br> Bits <br> Bits <br> Bits <br> Bits <br> Bits |
| SPURIOUS-FREE DYNAMIC RANGE (SFDR), SECOND OR THIRD HARMONIC $\begin{aligned} & \mathrm{f}_{\mathbb{N}}=255 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=255 \mathrm{MHz}(1.85 \mathrm{~V} \text { p-p Setting) } \\ & \mathrm{f}_{\mathbb{N}}=765 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=900 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=1800 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2100 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2600 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=3950 \mathrm{MHz} \end{aligned}$ | 47.2 | $\begin{aligned} & 71 \\ & 65 \\ & 71 \\ & 71 \\ & 69 \\ & 67 \\ & 70 \\ & 58 \end{aligned}$ |  |  | $\begin{aligned} & 78 \\ & 83 \\ & 79 \\ & 78 \\ & 81 \\ & 73 \\ & 78 \\ & 73 \end{aligned}$ |  | dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS |
| WORST OTHER, EXCLUDING SECOND OR THIRD HARMONIC $\begin{aligned} & f_{\mathbb{N}}=255 \mathrm{MHz} \\ & f_{\mathbb{N}}=255 \mathrm{MHz}(1.85 \mathrm{~V} \text { p-p Setting) } \\ & \mathrm{f}_{\mathbb{N}}=765 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=900 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=1800 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2100 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=2600 \mathrm{MHz} \\ & \mathrm{f}_{\mathbb{N}}=3950 \mathrm{MHz} \end{aligned}$ | -73.8 | $\begin{aligned} & -89 \\ & -90 \\ & -90 \\ & -89 \\ & -81 \\ & -80 \\ & -84 \\ & -80 \end{aligned}$ |  |  | $\begin{aligned} & -90 \\ & -90 \\ & -89 \\ & -90 \\ & -94 \\ & -98 \\ & -90 \\ & -90 \end{aligned}$ |  | dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS |
| TWO-TONE, THIRD-ORDER INTERMODULATION DISTORTION (IMD3) <br> $\mathrm{f}_{\mathbb{N} 1}=1.842 \mathrm{GHz}, \mathrm{f}_{\mathbb{N} 2}=1.847 \mathrm{GHz}, \mathrm{A}_{\mathbb{N} 1}$ and $\mathrm{A}_{\mathbb{N} 2}=-8.0 \mathrm{dBFS}$ <br> $\mathrm{f}_{\mathbb{N} 1}=1.842 \mathrm{GHz}, \mathrm{f}_{\mathbb{N} 2}=1.847 \mathrm{GHz}, \mathrm{A}_{\mathrm{IN}_{1}}$ and $\mathrm{A}_{\mathbb{N} 2}=-15.0 \mathrm{dBFS}$ <br> $f_{\mathbb{I N}_{1} 1}=2.62 \mathrm{GHz}, \mathrm{f}_{\mathbb{N} 2}=2.69 \mathrm{GHz}, \mathrm{A}_{\mathbb{I N}_{1}}$ and $\mathrm{A}_{\mathrm{IN}_{2}}=-8.0 \mathrm{dBFS}$ <br> $\mathrm{f}_{\mathbb{N} 1}=2.62 \mathrm{GHz}, \mathrm{f}_{\mathrm{N} 2}=2.69 \mathrm{GHz}, \mathrm{A}_{\mathbb{N} 1}$ and $\mathrm{A}_{\mathrm{IN}_{2}}=-15.0 \mathrm{dBFS}$ <br> $f_{\mathbb{I N}_{1}}=2.62 \mathrm{GHz}, \mathrm{f}_{\mathbb{N} 2}=2.69 \mathrm{GHz}, \mathrm{A}_{\mathbb{I N}_{1}}$ and $\mathrm{A}_{\mathbb{N} 2}=-8.0 \mathrm{dBFS}$, Fulll-Scale Voltage $\left(\mathrm{V}_{\mathrm{FS}}\right)=1.02 \mathrm{~V}$ <br> p-p <br> $\mathrm{f}_{\mathbb{N} 1}=2.62 \mathrm{GHz}, \mathrm{f}_{\mathrm{N} 2}=2.69 \mathrm{GHz}, \mathrm{A}_{\mathrm{IN}_{1}}$ and $\mathrm{A}_{\mathbb{N} 2}=-15.0 \mathrm{dBFS}, \mathrm{V}_{\mathrm{FS}}=1.02 \mathrm{Vp}-\mathrm{p}$ |  | -73 -69 -75 |  |  | -87 <br> -88 <br> -111 |  | dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS <br> dBFS |
| ANALOG INPUT BANDWIDTH, FULL POWER ${ }^{3}$ |  | 5 |  |  | 5 |  | GHz |

[^0]
## SPECIFICATIONS

## DIGITAL SPECIFICATIONS

AVDD1 $=0.975 \mathrm{~V}$, AVDD1_SR $=0.975 \mathrm{~V}, ~ A V D D 2=1.9 \mathrm{~V}, \operatorname{AVDD3}=2.5 \mathrm{~V}, \mathrm{DVDD}=0.975 \mathrm{~V}, \mathrm{DRVDD} 1=0.975 \mathrm{~V}, \mathrm{DRVDD} 2=1.9 \mathrm{~V}$, SPIVDD $=1.9 \mathrm{~V}$, specified maximum sampling rate, 1.54 V p-p full-scale differential input, $A_{\mathbb{I}}=-2.0 \mathrm{dBFS}, L=4, M=1, F=1$, and $-20^{\circ} \mathrm{C} \leq T_{J} \leq$ $+100^{\circ} \mathrm{C}$, unless otherwise noted. The $\mathrm{T}_{\mathrm{J}}$ range of $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ translates to a $\mathrm{T}_{\mathrm{A}}$ range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications represent performance at $\mathrm{T}_{\mathrm{J}}=40^{\circ} \mathrm{C}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$.
Table 3.


[^1]
## SPECIFICATIONS

## SWITCHING SPECIFICATIONS

AVDD1 $=0.975 \mathrm{~V}$, AVDD1_SR $=0.975 \mathrm{~V}, ~ A V D D 2=1.9 \mathrm{~V}, ~ A V D D 3=2.5 \mathrm{~V}, \mathrm{DVDD}=0.975 \mathrm{~V}, \mathrm{DRVDD}=0.975 \mathrm{~V}, \mathrm{DRVDD2}=1.9 \mathrm{~V}$, SPIVDD $=1.9 \mathrm{~V}$, specified maximum sampling rate, $1.54 \mathrm{~V} p$-p full-scale differential input, $A_{I N}=-2.0 \mathrm{dBFS}$, default SPI settings, and $-20^{\circ} \mathrm{C} \leq \mathrm{T}_{j} \leq$ $+100^{\circ} \mathrm{C}$, unless otherwise noted. The $\mathrm{T}_{\mathrm{J}}$ range of $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ translates to a $\mathrm{T}_{\mathrm{A}}$ range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical specifications represent performance at $\mathrm{T}_{\mathrm{J}}=40^{\circ} \mathrm{C}\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$.

Table 4.

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| CLOCK <br> Clock Rate (at CLK + and CLK- Pins) <br> Sample Rate ${ }^{1}$ <br> Clock Pulse Width High <br> Clock Pulse Width Low | $\begin{aligned} & 2500 \\ & 161.29 \\ & 161.29 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3 \\ & 3000 \\ & 166.67 \\ & 166.67 \end{aligned}$ | $\begin{aligned} & 6 \\ & 3100 \\ & 192.31 \\ & 192.31 \end{aligned}$ | GHz <br> MSPS <br> ps <br> ps |
| OUTPUT PARAMETERS <br> Unit Interval (UI) ${ }^{2}$ <br> Rise Time ( $\mathrm{t}_{\mathrm{R}}$ ) ( $20 \%$ to $80 \%$ into $100 \Omega$ Load) <br> Fall Time ( $\mathrm{t}_{\mathrm{F}}$ ) $(20 \%$ to $80 \%$ into $100 \Omega$ Load) <br> Phase-Locked Loop (PLL) Lock Time <br> Data Rate per Channel (Nonreturn to Zero) ${ }^{3}$ | $62.5$ $1.6875$ | $\begin{aligned} & 66.67 \\ & 26 \\ & 26 \\ & 5 \\ & 15 \end{aligned}$ | $592.6$ <br> 16 | ps <br> ps <br> ps <br> ms <br> Gbps |
| LATENCY ${ }^{4}$ <br> Pipeline Latency ${ }^{5}$ <br> Fast Detect Latency |  | $\begin{aligned} & 75 \\ & 26 \end{aligned}$ |  | Clock cycles <br> Clock cycles |
| WAKE-UP TIME <br> Standby <br> Power-Down |  | $\begin{aligned} & 400 \\ & 15 \end{aligned}$ |  |  |
| NCO CHANNEL SELECTION TO OUTPUT |  |  | 8 | Clock cycles |
| APERTURE <br> Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) <br> Aperture Uncertainty (Jitter, $\mathrm{t}_{\mathrm{J}}$ ) <br> Out of Range Recovery Time |  | $\begin{aligned} & 250 \\ & 55 \\ & 1 \end{aligned}$ |  | ps <br> fs rms <br> Clock cycles |

${ }^{1}$ The maximum sample rate is the clock rate after the divider.
${ }^{2}$ Baud rate $=1 / U I$. A subset of this range can be supported.
${ }^{3}$ Default $\mathrm{L}=8$. This number can be changed based on the sample rate and decimation ratio.
${ }^{4}$ No DDCs used. $L=8, M=2$, and $F=1$.
${ }^{5}$ Refer to the End to End Total Latency section for more details.

## TIMING SPECIFICATIONS

Table 5.

| Parameter | Description | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```CLK+ to SYSREF+ TIMING REQUIREMENTS tSU_SR tH_SR``` | Device clock to SYSREF+ setup time Device clock to SYSREF+ hold time |  | -65 95 |  | $\begin{aligned} & \text { ps } \\ & \text { ps } \end{aligned}$ |
| SPI TIMING REQUIREMENTS <br> $t_{D S}$ <br> $t_{D H}$ <br> $t_{\text {CLK }}$ <br> $t_{s}$ <br> $t_{H}$ <br> $\mathrm{t}_{\text {HIGH }}$ | Setup time between the data and the rising edge of SCLK <br> Hold time between the data and the rising edge of SCLK Period of the SCLK <br> Setup time between CSB and SCLK <br> Hold time between CSB and SCLK <br> Minimum period that SCLK must be in a logic high state | $\begin{aligned} & 2 \\ & 2 \\ & 40 \\ & 2 \\ & 2 \\ & 10 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

## SPECIFICATIONS

Table 5.

| Parameter | Description | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tow | Minimum period that SCLK must be in a logic low state | 10 |  |  | ns |
| $t_{\text {ACCESS }}$ | Maximum time delay between the falling edge of SCLK and output data valid for a read operation |  | 6 | 10 | ns |
| $t_{\text {DIS_SDO }}$ | Time required for the SDIO pin to switch from an output to an input, relative to the SCLK rising edge (not shown in Figure 4) | 10 |  |  | ns |

## Timing Diagrams



Figure 2. Data Output Timing Diagram


Figure 3. SYSREF $\pm$ Setup and Hold Timing Diagram


Figure 4. SPI Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| Electrical |  |
| $\quad$ AVDD1 to AGND | 1.05 V |
| AVDD1_SR to AGND | 1.05 V |
| AVDD2 to AGND | 2.0 V |
| AVDD3 to AGND | 2.70 V |
| DVDD to DGND | 1.05 V |
| DRVDD1 to DRGND | 1.05 V |
| DRVDD2 to DRGND | 2.0 V |
| SPIVDD to DGND | 2.0 V |
| AGND to DRGND | -0.3 V to +0.3 V |
| AGND to DGND | -0.3 V to +0.3 V |
| DGND to DRGND | -0.3 V to +0.3 V |
| VIN $\pm x$ to AGND | AGND -0.3 V to AVDD3 +0.3 V |
| CLK $\pm$ to AGND | AGND -0.3 V to AVDD1 + 0.3 V |
| SCLK, SDIO, CSB to DGND | DGND -0.3 V to SPIVDD +0.3 V |
| PDWN/STBY to DGND | DGND -0.3 V to SPIVDD +0.3 V |
| SYSREF $\pm$ to AGND | 2.5 V |
| SYNCINB $\pm$ to DRGND | 2.5 V |
| TJ Range | $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required. $\theta_{\mathrm{JA}}$ is the natural convection junction-toambient thermal resistance measured in a one cubic foot sealed enclosure. $\theta_{\mathrm{JC}}$ TOP is the junction-to-case thermal resistance. $\Psi_{\mathrm{JB}}$ is the junction-to-board thermal resistance. $\Psi_{\text {JT }}$ measures the temperature change between the junction and the top of the package (or junction vs. top of package thermal resistance).

Table 7. Thermal Resistance

| Package Type | $\theta_{\text {JA }}$ | $\theta_{\text {JC_TOP }}$ | $\boldsymbol{\Psi}_{\text {JB }}$ | $\boldsymbol{\Psi}_{\text {JT }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| BP-196-4 |  |  |  |  |  |

${ }^{1}$ Test Condition 1: Thermal impedance simulated values are based on JEDEC 2S2P thermal test board with 190 thermal vias. See JEDEC JESD51.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration (Top View)
Table 8. Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| Power Supplies |  |  |  |
| A3, A12, B3, B12, C3, C12 | AVDD1 | Power | Analog Power Supply (0.975 V Nominal). |
| A4, A5, A10, A11, B4, B11 | AVDD1 ${ }^{2}$ | Power | Analog Power Supply for the Clock Domain (0.975 V Nominal). |
| $\mathrm{A} 1, \mathrm{~A} 2, \mathrm{~A} 13, \mathrm{~A} 14, \mathrm{~B} 1, \mathrm{~B} 2, \mathrm{~B} 13, \mathrm{~B} 14, \mathrm{C} 1$, C2, C13, C14 | AVDD2 | Power | Analog Power Supply (1.9 V Nominal). |
| D1, D14, G1, G14 | AVDD3 | Power | Analog Power Supply (2.5 V Nominal). |
| E7 | AVDD1_SR | Power | Analog Power Supply for SYSREF $\pm$ (0.975 V Nominal). |
| L3, L10 | SPIVDD | Power | Digital Power Supply for SPI (1.9 V Nominal). |
| M14, N1, N2, N14, P1, P2, P14 | DVDD | Power | Digital Power Supply (0.975 V Nominal). |
| M5 to M8, M11 | DRVDD1 | Power | Digital Driver Power Supply (0.975 V Nominal). |
| M13 | DRVDD2 | Power | Digital Driver Power Supply (1.9 V Nominal). |
| B5, B10, C4, C5, C10, C11, D2 to D6, D9 to D13, E2 to E5, E9 to E13, F2 to F6, F9 to F13, G2 to G13, H1 to H9, H11 to H14, J1 to J14 | AGND | Ground | Analog Ground. These pins connect to the analog ground plane. |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 8. Pin Function Descriptions ${ }^{1}$

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| A6, A9, B6 to B9, C6 to C9, D7, D8 <br> E6, E8 <br> K1 to K14 <br> L1, L12 to L14, M1, M2 <br> M3, M4, M9, M10, M12, N3, N12, P3, P12 | AGND ${ }^{3}$ AGND ${ }^{4}$ AGND ${ }^{5}$ DGND <br> DRGND | Ground Ground Ground Ground <br> Ground | Ground Reference for the Clock Domain. <br> Ground Reference for SYSREF $\pm$. <br> Isolation Ground. <br> Digital Control Ground Supply. These pins connect to the digital ground plane. <br> Digital Driver Ground Supply. These pins connect to the digital driver ground plane. |
| $\begin{aligned} & \hline \text { Analog } \\ & \text { E14, F14 } \\ & \text { A7, A8 } \\ & \text { H10 } \end{aligned}$ | $\begin{aligned} & \text { VIN-, VIN+ } \\ & \text { CLK+, CLK- } \\ & \text { VREF } \end{aligned}$ | Input <br> Input <br> Input/DNC | ADC Analog Input Complement/True. <br> Clock Input True/Complement. <br> 0.50 V Reference Voltage Input/Do Not Connect. This pin is configurable through the SPI as a no connect or an input. Do not connect this pin if using the internal reference. This pin requires a 0.50 V reference voltage input if using an external voltage reference source. |
| DNC E1, F1 | DNC | DNC | Do not connect. |
| CMOS Inputs/Outputs L2 L4 L2 L11 | GPIO_B1 <br> GPIO_BO <br> FD/GPIO_A0 <br> GPIO_A1 | Input/output Input/output Input/output Input/output | GPIO B1. <br> GPIO BO. <br> Fast Detect Outputs/GPIO A0. GPIO A1. |
| Digital Inputs <br> F7, F8 <br> N13 <br> P13 | SYSREF+, SYSREF- <br> SYNCINB+ <br> SYNCINB- | Input <br> Input <br> Input | Active High JESD204B LVDS System Reference Input True/ Complement. <br> Active Low JESD204B LVDS/CMOS Sync Input True. <br> Active Low JESD204B LVDS Sync Input Complement. |
| Data Outputs <br> N4, P4 <br> N5, P5 <br> N6, P6 <br> N7, P7 <br> N8, P8 <br> N9, P9 <br> N10, P10 <br> N11, P11 | SERDOUT7+, SERDOUT7- <br> SERDOUT6+, SERDOUT6- <br> SERDOUT5+, SERDOUT5- <br> SERDOUT4+, SERDOUT4- <br> SERDOUT3+, SERDOUT3- <br> SERDOUT2+, SERDOUT2- <br> SERDOUT1+, SERDOUT1- <br> SERDOUTO+, SERDOUTO- | Output <br> Output <br> Output <br> Output <br> Output <br> Output <br> Output <br> Output | Lane 7 Output Data True/Complement. <br> Lane 6 Output Data True/Complement. <br> Lane 5 Output Data True/Complement. <br> Lane 4 Output Data True/Complement. <br> Lane 3 Output Data True/Complement. <br> Lane 2 Output Data True/Complement. <br> Lane 1 Output Data True/Complement. <br> Lane 0 Output Data True/Complement. |
| Digital Controls <br> L8 <br> L5 <br> L6 <br> L7 | PDWN/STBY <br> CSB <br> SCLK <br> SDIO | Input <br> Input <br> Input <br> Input/output | Power-Down Input (Active High). The operation of this pin depends on the SPI mode and can be configured as power-down or standby. <br> SPI Chip Select (Active Low). <br> SPI Serial Clock. <br> SPI Serial Data Input/Output. |

[^2]
## TYPICAL PERFORMANCE CHARACTERISTICS

AVDD1 $=0.975 \mathrm{~V}$, AVDD1_SR $=0.975 \mathrm{~V}$, AVDD2 $=1.9 \mathrm{~V}$, AVDD3 $=2.5 \mathrm{~V}$, DVDD $=0.975 \mathrm{~V}$, , DRVDD1 $=0.975 \mathrm{~V}$, , DRVDD2 $=1.9 \mathrm{~V}, \mathrm{SPIVDD}=$ 1.9 V , sampling rate $=3000 \mathrm{MHz}, 1.54 \mathrm{~V}$ p-p full-scale differential input, default buffer current settings, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, and 128,000 fast Fourier transform (FFT) sample, unless otherwise noted. See Table 10 for the recommended settings.


Figure 6. Single-Tone FFT at $f_{I N}=255 \mathrm{MHz}$ (NSD is Noise Spectral Density)


Figure 7. Single-Tone FFT at $f_{I N}=765 \mathrm{MHz}$


Figure 8. Single-Tone FFT at $f_{I_{N}}=905 \mathrm{MHz}$


Figure 9. Single-Tone FFT at $f_{I N}=1807 \mathrm{MHz}$


Figure 10. Single-Tone FFT at $f_{I N}=1807 \mathrm{MHz}, A_{I N}=-9 \mathrm{dBFS}$


Figure 11. Single-Tone FFT at $f_{I N}=2100 \mathrm{MHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. Single-Tone FFT at $f_{I N}=2100 \mathrm{MHz}, A_{I_{N}}=-9 \mathrm{dBFS}$


Figure 13. Single-Tone FFT at $f_{I_{N}}=2600 \mathrm{MHz}$


Figure 14. Single-Tone FFT at $f_{I N}=2600 \mathrm{MHz}, A_{I N}=-9 \mathrm{dBFS}$


Figure 15. Single-Tone FFT at $f_{I_{N}}=3957 \mathrm{MHz}$


Figure 16. Single-Tone FFT at $f_{I N}=3957 \mathrm{MHz}, A_{I N}=-9 \mathrm{dBFS}$


Figure 17. SNR vs. Input Frequency ( $f_{I_{N}}$ ), $A_{I N}=-2 d B F S$ and $-9 d B F S$

## TYPICAL PERFORMANCE CHARACTERISTICS



INPUT FREQUENCY (MHz)
Figure 18. SFDR vs. Input Frequency ( $f_{N}$ ), $A_{I N}=-2 d B F S$ and $-9 d B F S$


INPUT FREQUENCY (MHz)
Figure 19. Second-Order Harmonic Distortion (HD2) vs. Input Frequency ( $f_{I_{N}}$ ), $A_{I N}=-2 d B F S$ and -9 dBFS


INPUT FREQUENCY (MHz)
Figure 20. Third-Order Harmonic Distortion (HD3)vs. Input Frequency ( $f_{N}$ ), $A_{\text {IN }}=-2 d B F S$ and -9 dBFS


Figure 21. Two-Tone FFT, $f_{I N 1}=1821.5 \mathrm{MHz}, f_{\mathcal{I N}_{2}}=1831.5 \mathrm{MHz}$, $A_{I N 1}$ and $A_{I N 2}=-8 \mathrm{dBFS}$ (IMD2 is Second-Order Intermodulation Distortion and IMD3 is Third-Order Intermodulation Distortion)


Figure 22. Two-Tone FFT, $f_{I N 1}=1821.5 \mathrm{MHz}, f_{I N 2}=1831.5 \mathrm{MHz}$, $A_{I_{1} 1}$ and $A_{I N 2}=-15 d B F S$


Figure 23. Two-Tone FFT, $f_{N 1}=2621.5 \mathrm{MHz}, f_{I N 2}=2631.5 \mathrm{MHz}$,
$A_{I N 1}$ and $A_{I N 2}=-8 \mathrm{dBFS}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 24. Two-Tone FFT, $f_{I N 1}=2621.5 \mathrm{MHz}, f_{I N 2}=2631.5 \mathrm{MHz}$, $A_{I N 1}$ and $A_{I N 2}=-15 \mathrm{dBFS}$


Figure 25. Two-Tone FFT, $f_{I N 1}=2621.5 \mathrm{MHz}, f_{\mathcal{I}^{\prime} 2}=2631.5 \mathrm{MHz}$, Full-Scale Voltage $=1.1 \mathrm{Vp}-\mathrm{p}, A_{I_{N 1}}$ and $A_{I N 2}=-8 \mathrm{dBFS}$


Figure 26. Two-Tone FFT, $f_{I^{N} 1}=2621.5 \mathrm{MHz}, f_{I_{N 2}}=2631.5 \mathrm{MHz}$, Full-Scale Voltage $=1.1 \mathrm{Vp}-\mathrm{p}, A_{I N 1}$ and $A_{I N 2}=-15 \mathrm{dBFS}$


Figure 27. Two-Tone FFT, $f_{I_{N} 1}=1800 \mathrm{MHz}, f_{\mathrm{I}_{2} 2}=2100 \mathrm{MHz}$,
$f_{C L K}=2.94912 \mathrm{GHz}$, Decimation Ratio $=8$, NCO Frequency $=1874.28 \mathrm{MHz}$


Figure 28. Two-Tone FFT, $f_{\mathcal{N} 1}=1800 \mathrm{MHz}, f_{\mathrm{f}^{2} 2}=2100 \mathrm{MHz}$, $f_{C L K}=2.94912 \mathrm{GHz}$, Decimation Ratio $=8$, NCO Frequency $=2176.92 \mathrm{MHz}$


Figure 29. Two-Tone SFDR/IMD3 vs. Input Amplitude ( $A_{\text {IN }}$ ) with $f_{I_{N} 1}=1821.5 \mathrm{MHz}, f_{\mathrm{I}^{2} 2}=1831.5 \mathrm{MHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 30. Two-Tone SFDR/IMD3 vs. Input Amplitude ( $A_{\text {IN }}$ ) with $f_{I_{1} 1}=2621.5 \mathrm{MHz}, f_{I_{N 2}}=2631.5 \mathrm{MHz}$


Figure 31. SNR/SFDR vs. Input Amplitude ( $A_{I_{N}}$ ), $f_{I_{N}}=950 \mathrm{MHz}$


Figure 32. SNR/SFDR vs. Input Amplitude ( $A_{I N}$ ), $f_{I N}=1800 \mathrm{MHz}$


Figure 33. $S N R / S F D R$ vs. $T_{J}, f_{I N}=950 \mathrm{MHz}, A_{I_{N}}=-9 \mathrm{dBFS}$


Figure 34. Power vs. $T_{J}, f_{I N}=950 \mathrm{MHz}$


Figure 35. SNR vs. Analog Input Frequency ( $f_{I_{N}}$ ) vs. Various Clock Amplitude in Differential Voltages, $A_{I N}=-2 \mathrm{dBFS}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 36. SNR vs. Sample Frequency $\left(f_{S}\right), f_{I_{N}}=1.8 \mathrm{GHz}, A_{I_{N}}=-2 \mathrm{dBFS}$ and $-9 \mathrm{dBFS}$


Figure 37. SFDR vs. Sample Frequency $\left(f_{s}\right), f_{N}=1.8 \mathrm{GHz}, A_{\mathbb{N}}=-2 \mathrm{dBFS}$ and $-9 \mathrm{dBFS}$


Figure 38. Power Dissipation vs. Sample Frequency ( $f_{S}$ ), $f_{I_{N}}=1.8 \mathrm{GHz}$, $A_{I N}=-2 d B F S$
.


Figure 39. Input Bandwidth (See Figure 55 for the Input Configuration)


Figure 40. Input Referred Noise Histogram

## EQUIVALENT CIRCUITS



Figure 41. Analog Inputs


Figure 42. Clock Inputs


Figure 43. SYSREF $\ddagger$ Inputs


Figure 44. Digital Outputs


Figure 45. SYNCINB $\pm$ Inputs


Figure 46. SCLK Input


Figure 47. CSB Input


Figure 48. SDIO Input


Figure 49. PDWN/STBY Input


Figure 50. VREF Input/Output


Figure 51. FD/GPIO_AO, GPIO_BO


GPIO_A1/GPIO_B1
PIN CONTROL (SPI)
Figure 52. GPIO_A1/GPIO_B1

## THEORY OF OPERATION

The AD9699 has a single analog input channel and up to eight JESD204B output lane pairs. The ADC samples wide bandwidth analog signals of up to 5 GHz . The actual -3 dB roll-off of the analog inputs is 9 GHz . The AD9699 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.
The ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. The ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.

The AD9699 has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input.
The Subclass 1 JESD204B-based high speed serialized output data lanes can be configured in one-lane ( $L=1$ ), two-lane $(L=2)$, four-lane ( $L=4$ ), and eight-lane ( $L=8$ ) configurations, depending on the sample rate and the decimation ratio. Multiple device synchronization is supported through the SYSREF $\pm$ and SYNCINB $\pm$ input pins. The SYSREF $\pm$ pin in the AD9699 can also be used as a timestamp of data as it passes through the ADC and out of the JESD204B interface.

## ADC ARCHITECTURE

The architecture of the AD9699 consists of an input buffered pipelined ADC. The input buffer provides a termination impedance to the analog input signal. This termination impedance is set to 200 $\Omega$. The equivalent circuit diagram of the analog input termination is shown in Figure 41. The input buffer is optimized for high linearity, low noise, and low power across a wide bandwidth.
The input buffer provides a linear high input impedance (for ease of drive) and reduces kickback from the ADC. The quantized outputs from each stage are combined into a final 14-bit result in the digital correction logic. The pipelined architecture permits the first stage to operate with a new input sample. At the same time, the remaining stages operate with the preceding samples. Sampling occurs on the rising edge of the clock.

## ANALOG INPUT CONSIDERATIONS

The analog input to the AD9699 is a differential buffer. The internal common-mode voltage of the buffer is 1.35 V . The clock signal alternately switches the input circuit between sample mode and hold mode.

Either a differential capacitor or two single-ended capacitors (or a combination of both) can be placed on the inputs to provide a matching passive network. These capacitors ultimately create
a low-pass filter that limits unwanted broadband noise. For more information, refer to the Analog Dialogue article "Transformer-Coupled Front-End for Wideband A/D Converters" (Volume 39, April 2005). In general, the precise front-end network component values depend on the application.
Figure 53 shows the differential input return loss curve for the analog inputs across a frequency range of 100 MHz to 10 GHz . The reference impedance is $100 \Omega$.


FREQUENCY (100MHz TO 10 GHz )


Figure 53. Differential Input Return Loss
For best dynamic performance, the source impedances driving $\mathrm{VIN}+$ and VIN - must be matched such that common-mode settling errors are symmetrical. These errors are reduced by the commonmode rejection of the ADC. An internal reference buffer creates a differential reference that defines the span of the ADC core.
Maximum SNR performance is achieved by setting the ADC to the largest span in a differential configuration. For the AD9699, the available span is programmable through the SPI port from 1.02 V p-p to 1.85 V p-p differential, with 1.54 V p-p differential being the default.

## THEORY OF OPERATION

## Differential Input Configurations

There are several ways to drive the AD9699, either actively or passively. Optimum performance is achieved by driving the analog input differentially.
For applications where SNR and SFDR are key parameters, differential transformer coupling is the recommended input configuration (see Figure 54 and Table 9) because the noise performance of most amplifiers is not adequate to achieve the true performance of the AD9699.
For low to midrange frequencies, a double balun or double transformer network (see Figure 54 and Table 9) is recommended for optimum performance of the AD9699. For higher frequencies in the second or third Nyquist zones, it is recommended to remove some of the front-end passive components to ensure wideband operation (see Figure 55 and Table 9).


NOTES:

1. SEE TABLE 9 FOR COMPONENT VALUES

Figure 54. Differential Transformer Coupled Configuration for the AD9699


Figure 55. Input Network Configuration for Frequencies $>5 \mathrm{GHz}$

Table 9. Differential Transformer-Coupled Input Configuration Component Values

| Frequency Range | Transformer | R1 | R2 | R3 | C1 | C2 | C3 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $<5000 \mathrm{MHz}$ | BAL-0006 | $25 \Omega$ | $25 \Omega$ | $10 \Omega$ | $0.1 \mu \mathrm{~F}$ | $0.1 \mu \mathrm{~F}$ | 0.4 pF |

## THEORY OF OPERATION

## Input Common Mode

The analog input of the AD9699 is internally biased to the commonmode voltage, as shown in Figure 57. The common-mode buffer has a limited range in that the performance suffers greatly if the common-mode voltage drops by more than 50 mV on either side of the nominal value.

For dc-coupled applications, the recommended operation procedure is to export the common-mode voltage to the VREF pin using the SPI writes listed in this section. The common-mode voltage must be set by the exported value to ensure proper ADC operation. Disconnect the internal common-mode buffer from the analog input using Register 0x1908.

When performing SPI writes for dc coupling operation, use the following register settings in order:

1. Set Register 0x1908, Bit 2 to disconnect the internal commonmode buffer from the analog input. Note that this is a local register.
2. Set Register $0 \times 18 \mathrm{~A} 6$ to $0 \times 00$ to turn off the voltage reference.
3. Set Register $0 \times 18 \mathrm{E} 6$ to $0 \times 00$ to turn off the temperature diode export.
4. Set Register $0 \times 18 \mathrm{E} 0$ to $0 \times 02$.
5. Set Register $0 \times 18 \mathrm{E} 1$ to $0 \times 9 \mathrm{~A}$.
6. Set Register $0 \times 18 \mathrm{E} 2$ to $0 \times 1 \mathrm{E}$.
7. Set Register $0 \times 18 \mathrm{E} 3$, Bit 6 to 1 to turn on the $\mathrm{V}_{\mathrm{CM}}$ export.
8. Set Register $0 \times 18 \mathrm{E} 3$, Bits $[5: 0]$ to the buffer current setting (Register $0 \times 1$ A4C and Register $0 \times 1$ A4D) to improve the accuracy of the common-mode export.

Figure 56 shows the block diagram representation of a dc-coupled application.


Figure 56. DC-Coupled Application Using the AD9699

## Analog Input Buffer Controls and SFDR Optimization

The AD9699 input buffer offers flexible controls for the analog inputs, such as buffer current, dc coupling, and input full-scale adjustment. All the available controls are shown in Figure 57.


Figure 57. Analog Input Controls
Using Register 0x1A4C and Register 0x1A4D, the buffer behavior of the converter can be adjusted to optimize the SFDR over various input frequencies and bandwidths of interest. Use Register 0x1910 to change the internal reference voltage. Changing the internal reference voltage results in a change in the input full-scale voltage.
When the input buffer current in Register 0x1A4C and Register $0 \times 1$ A4D is set, the amount of current required by the AVDD3 supply changes. This relationship is shown in Figure 58. For a complete list of buffer current settings, see Table 44.


Figure 58. AVDD3 Current (I $I_{\text {AvDD3 }}$ ) vs. Buffer Current Setting (Buffer Control 1 Setting in Register 0x1A4C and Buffer Control 2 Setting in Register 0x1A4D)

Table 10 shows the recommended values for the buffer current for various Nyquist zones.

Table 10. SFDR Optimization for Input Frequencies

| Frequency | Register 0x1A4C and Register 0x1A4D |
| :--- | :--- |
| DC to 1500 MHz | $400 \mu \mathrm{~A} / 500 \mu \mathrm{~A}$ |
| 1500 MHz to 3000 MHz | $500 \mu \mathrm{~A}$ |
| $>3000 \mathrm{MHz}$ | $500 \mu \mathrm{~A} / 700 \mu \mathrm{~A}$ |

## THEORY OF OPERATION

## Dither

The AD9699 has internal on-chip dither circuitry that improves the ADC linearity and SFDR, particularly at smaller signal levels. A known but random amount of white noise is injected into the input of the AD9699. This dither improves the small signal linearity within the ADC transfer function and is precisely subtracted out digitally. The dither is turned on by default and does not reduce the ADC input dynamic range. The data sheet specifications and limits are obtained with the dither turned on.

The dither is on by default. It is not recommended to turn it off.

## Absolute Maximum Input Swing

The absolute maximum input swing allowed at the inputs of the AD9699 is 5.8 V p-p differential. Signals operating near or at this level can cause permanent damage to the ADC. See Table 6 for more information.


Figure 59. Internal Reference Configuration and Controls


Figure 60. External Reference Using the ADR130

## VOLTAGE REFERENCE

A stable and accurate 0.5 V voltage reference is built into the AD9699. This internal 0.5 V reference sets the full-scale input range of the ADC. The full-scale input range can be adjusted via the ADC input full-scale control register (Register 0x1910). For more information on adjusting the input swing, see Table 44. Figure 59 shows the block diagram of the internal 0.5 V reference controls.

The SPI Register 0x18A6 enables the user to either use this internal 0.5 V reference or to provide an external 0.5 V reference. When using an external voltage reference, provide a 0.5 V reference. The full-scale adjustment is made using the SPI, irrespective of the reference voltage. For more information on adjusting the full-scale level of the AD9699, refer to the Memory Map Register Details section.

The SPI writes required to use the external voltage reference are as follows:

1. Set Register $0 \times 18 \mathrm{E} 3$ to $0 \times 00$ to turn off the $\mathrm{V}_{\mathrm{CM}}$ export.
2. Set Register $0 \times 18 E 6$ to $0 \times 00$ to turn off the temperature diode export.
3. Set Register $0 \times 18 \mathrm{~A} 6$ to $0 \times 01$ to turn on the external voltage reference.

The use of an external reference may be necessary, in some applications, to enhance the gain accuracy of the ADC or to improve thermal drift characteristics. Figure 61 shows the typical drift characteristics of the internal 0.5 V reference.


Figure 61. Typical $V_{\text {REF }}$ Drift
The external reference must be a stable 0.5 V reference. The ADR130 is a sufficient option for providing the 0.5 V reference. Figure 60 shows how the ADR130 can be used to provide the external 0.5 V reference to the AD9699. The dashed lines show unused blocks within the AD9699 while using the ADR130 to provide the external reference.

## DC OFFSET CALIBRATION

The AD9699 contains a digital filter to remove the dc offset from the output of the ADC. For ac-coupled applications, this filter can be enabled by setting Register 0x0701, Bit 7 to $0 \times 1$ and setting Register 0x73B, Bit 7 to 0x0. The filter computes the average dc signal and it is digitally subtracted from the ADC output. As a result, the dc offset is improved to better than 70 dBFS at the output. Because the filter does not distinguish between the source of dc signals, this feature can be used when the signal content at dc is

## THEORY OF OPERATION

not of interest. The filter corrects dc up to $\pm 512$ codes and saturates beyond that.

## CLOCK INPUT CONSIDERATIONS

For optimum performance, drive the AD9699 sample clock inputs (CLK+ and CLK-) with a differential signal. This signal is ac-coupled to the CLK+ and CLK- pins via a transformer or clock drivers. These pins are biased internally and require no additional biasing.
Figure 62 shows the differential input return loss curve for the clock inputs across a frequency range of 100 MHz to 6 GHz . The reference impedance is $100 \Omega$.


FREQUENCY (100MHz TO 6GHz)


Figure 62. Differential Input Return Loss for the CLK $\pm$ Inputs
Figure 63 shows a preferred method for clocking the AD9699. The low jitter clock source is converted from a single-ended signal to a differential signal using an RF transformer.


Figure 63. Transformer-Coupled Differential Clock

Another option is to ac couple a differential CML or LVPECL signal to the sample clock input pins, as shown in Figure 64 and Figure 65.


Figure 64. Differential LVPECL Sample Clock


Figure 65. Differential CML Sample Clock

## Clock Duty Cycle Considerations

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. The AD9699 contains an internal clock divider and a duty cycle stabilizer comprised of DCS1 and DCS2, which is enabled by default. In applications where the clock duty cycle cannot be guaranteed to be $50 \%$, a higher multiple frequency clock along with the usage of the clock divider is recommended.
When it is not possible to provide a higher frequency clock, it is recommended to turn on the DCS using Register 0x011C and Register 0x011E. Figure 66 shows the different controls to the AD9699 clock inputs. The output of the divider offers a $50 \%$ duty cycle, high slew rate (fast edge) clock signal to the internal ADC. See the Memory Map Register Details section for more details on using this feature.

## Input Clock Divider

The AD9699 contains an input clock divider with the ability to divide the input clock by 1,2 , or 4 . Select the divider ratios using Register 0x0108 (see Figure 66).

The maximum frequency at the $C L K \pm$ inputs is 6 GHz , which is the limit of the divider. In applications where the clock input is a multiple of the sample clock, take care to program the appropriate divider

## THEORY OF OPERATION

ratio into the clock divider before applying the clock signal. This action ensures that the current transients during device startup are controlled.


Figure 66. Clock Divider Circuit
The AD9699 clock divider can be synchronized using the external SYSREF $\pm$ input. A valid SYSREF $\pm$ signal causes the clock divider to reset to a programmable state. This synchronization feature allows multiple devices to have their clock dividers aligned to guarantee simultaneous input sampling. See Table 44 for more information.

## Input Clock Divider $1 / 2$ Period Delay Adjust

The input clock divider in the AD9699 provides phase delay in increments of $1 / 2$ the input clock cycle. Register $0 \times 0109$ can be programmed to enable this delay. Changing this register does not affect the stability of the JESD204B link.

## Clock Fine Delay and Superfine Delay Adjust

Adjust the AD9699 sampling edge instant by writing to Register $0 \times 0110$, Register $0 \times 0111$, and Register 0x0112. Bits[2:0] of Register 0x0110 enable the selection of the fine delay, or the fine delay with superfine delay. The fine delay allows the user to delay the clock edges with 16 step or 192 step delay options. The superfine delay is an unsigned control to adjust the clock delay in superfine steps of 0.25 ps each.

Register $0 \times 0112$, Bits[7:0] offer the user the option to delay the clock in 192 delay steps. Register 0x0111, Bits[7:0] offer the user the option to delay the clock in 128 superfine steps. To use the superfine delay option, set the clock delay control in Register 0x0110, Bits[2:0] to $0 \times 2$ or $0 \times 6$. Figure 67 shows the controls available to the clock dividers within the AD9699. It is recommended to apply the same delay settings to the digital delay circuits as are applied to the analog delay circuits to maintain sample accuracy through the pipe.


Figure 67. Clock Divider Phase and Delay Controls
The clock delay adjustment takes effect immediately when it is enabled via SPI writes. Enabling the clock fine delay adjust in Register 0x0110 causes a datapath reset. However, the contents of Register 0x0111 and Register 0x0112 can be changed without affecting the stability of the JESD204B link.

## Clock Coupling Considerations

The AD9699 has many different domains within the analog supply that control various aspects of the data conversion. The clock domain is supplied by Pin A4, Pin A5, Pin A10, Pin A11, Pin B4, and Pin B11 on the analog supply, AVDD1 ( 0.975 V ) and Pin A6, Pin A9, Pin B6, Pin B7, Pin B8, Pin B9, Pin C6, Pin C7, Pin C8, Pin C9, Pin D7, and Pin D8 on the ground (AGND) side. To minimize coupling between the clock supply domain and the other analog domains, it is recommended to add a supply $Q$ factor reduction circuitry (de-Q) for Pin A4 and Pin A11, as well as Pin B4 and Pin B11, as shown in Figure 68.


Figure 68. De-Q Network Recommendation for the Clock Domain Supply

## Clock Jitter Considerations

High speed, high resolution ADCs are sensitive to the quality of the clock input. Calculate the degradation in SNR at a given input frequency ( $f_{A}$ ) due only to aperture jitter ( $\mathrm{t}_{\mathrm{J}}$ ) by

SNR $_{\text {JITTER }}=-20 \times \log _{10}\left(2 \times \pi \times f_{A} \times t_{J}\right)$
In this equation, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and ADC aperture jitter specifications.

## THEORY OF OPERATION

IF undersampling applications are particularly sensitive to jitter (see Figure 69).


Figure 69. Ideal SNR vs. Input Frequency and Jitter
Treat the clock input as an analog signal when aperture jitter may affect the dynamic range of the AD9699. Separate power supplies for clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. If the clock is generated from another type of source (by gating, dividing, or other methods), retime the clock by the original clock at the last step. Refer to the AN-501 Application Note and the AN-756 Application Note for more in depth information about jitter performance as it relates to ADCs.

Figure 70 shows the estimated SNR of the AD9699 across the input frequency for different clock induced jitter values. Estimate the SNR by using the following equation:
$S N R(\mathrm{dBFS})=-10 \log _{10}\left(10\left(\frac{-S N R_{A D C}}{10}\right)+10\right.$ $\left.\left(\frac{-S N R_{J I T T E R}}{10}\right)\right)$


Figure 70. Estimated SNR Degradation for the AD9699 vs. Input Frequency and RMS Jitter

## POWER-DOWN/STANDBY MODE

The AD9699 has a PDWN/STBY pin that can be used to configure the device in power-down or standby mode. The default operation is PDWN. The PDWN/STBY pin is a logic high pin. When in pow-er-down mode, the JESD204B link is disrupted. The power-down option can also be set via Register 0x003F and Register 0x0040.

In standby mode, the JESD204B link is not disrupted and transmits zeros for all converter samples. Change this transmission using Register 0x0571, Bit 7 to select $/ K /$ characters.

## TEMPERATURE DIODE

The AD9699 contains diode-based temperature sensors. The diodes output voltages commensurate to the temperature of the silicon. There are multiple diodes on the die, but the results established using the temperature diode at the central location of the die can be regarded as representative of the entire die. Figure 71 shows the locations of the diodes in the AD9699 with voltages that can be output to the VREF pin. In each location, there is a pair of diodes, one of which is $20 \times$ the size of the other. It is recommended to use both diodes in a location to obtain an accurate estimate of the die temperature. For more information, see the AN-1432 Application Note, Practical Thermal Modeling and Measurements in High Power ICs.


Figure 71. Temperature Diode Locations in the Die

## THEORY OF OPERATION

The temperature diode voltages can be exported to the VREF pin using the SPI. Use Register 0x18E6 to enable or disable diodes. It is important to note that other voltages may be exported to the VREF pin at the same time, which can result in undefined behavior. To ensure a proper readout, switch off all other voltage exporting circuits as described in this section. Figure 72 shows the block diagram of the controls that are required to enable the diode voltage readout.


Figure 72. Register Controls to Output Temperature Diode Voltage on the VREF Pin

The SPI writes required to export the central temperature diode are as follows (see Table 44 for more information):

1. Set Register $0 \times 0008$ to $0 \times 01$.
2. Set Register $0 \times 18 \mathrm{E} 3$ to $0 \times 00$ to turn off $V_{C M}$ export.
3. Set Register $0 \times 18 \mathrm{~A} 6$ to $0 \times 00$ to turn off voltage reference export.
4. Set Register $0 \times 18 \mathrm{E} 6$ to $0 \times 01$ to turn on voltage export of the central $1 \times$ temperature diode. The typical voltage response of the temperature diode is shown in Figure 73. Although this voltage represents the die temperature, it is recommended to take measurements from a pair of diodes for improved accuracy. The following step explains how to enable the 20x diode.
5. Set Register $0 \times 18 \mathrm{E} 6$ to $0 \times 02$ to turn on the second central temperature diode of the pair, which is $20 \times$ the size of the first. For the method using two diodes simultaneously to achieve
a more accurate result, see the AN-1432 Application Note, Practical Thermal Modeling and Measurements in High Power ICs.


Figure 73. Typical Voltage Response of the 1× Temperature Diode
The relationship between the measured delta voltage $(\Delta \mathrm{V})$ and the junction temperature in ${ }^{\circ} \mathrm{C}$ is shown in Figure 74 .


Figure 74. Junction Temperature vs. $\Delta V(m V)$

AD9699

## ADC OVERRANGE AND FAST DETECT

In receiver applications, it is desirable to have a mechanism to reliably determine when the converter is about to be clipped. The standard overrange bit in the JESD204B outputs provides information on the state of the analog input that is of limited usefulness. Therefore, it is helpful to have a programmable threshold below full scale that allows time to reduce the gain before the clip actually occurs. In addition, because input signals can have significant slew rates, the latency of this function is of major concern. Highly pipelined converters can have significant latency. The AD9699 contains fast detect circuitry to monitor the threshold and assert the FD pin.

## ADC OVERRANGE

The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange indicator can be embedded within the JESD204B link as a control bit (when CSB $>0$ ). The latency of this overrange indicator matches the sample latency.

The AD9699 also records any overrange condition in any of the eight virtual converters. For more information on the virtual converters, refer to Figure 81. The overrange status of each virtual converter is registered as a sticky bit in Register 0x0563. The contents of Register 0x0563 can be cleared using Register 0x0562, by toggling the bits corresponding to the virtual converter to set and reset position.

## FAST THRESHOLD DETECTION (FD)

The FD pin is immediately set whenever the absolute value of the input signal exceeds the programmable upper threshold level. The FD bit is only cleared when the absolute value of the input signal drops below the lower threshold level for greater than the programmable dwell time. This feature provides hysteresis and prevents the FD bit from excessively toggling.

The operation of the upper threshold and lower threshold registers, along with the dwell time registers, is shown in Figure 75.
The FD indicator is asserted if the input magnitude exceeds the value programmed in the fast detect upper threshold registers, located at Register 0x0247 and Register 0x0248. The selected threshold register is compared with the signal magnitude at the output of the ADC. The fast upper threshold detection has a latency of 28 clock cycles (maximum). The approximate upper threshold magnitude is defined by

Upper Threshold Magnitude (dBFS) = 20log(Threshold Magnitude $/ 2^{13}$ )

The FD indicators are not cleared until the signal drops below the lower threshold for the programmed dwell time. The lower threshold is programmed in the fast detect lower threshold registers, located at Register 0x0249 and Register 0x024A. The fast detect lower threshold register is a 13 -bit register that is compared with the signal magnitude at the output of the ADC. This comparison is subject to the ADC pipeline latency, but is accurate in terms of converter resolution. The lower threshold magnitude is defined by
Lower Threshold Magnitude (dBFS) = 20log(Threshold Magnitude $/ 2^{13}$ )
For example, to set an upper threshold of -6 dBFS, write 0xFFF to Register $0 \times 0247$ and Register 0x0248. To set a lower threshold of -10 dBFS, write 0xA1D to Register 0x0249 and Register 0x024A.

The dwell time can be programmed from 1 to 65,535 sample clock cycles by placing the desired value in the fast detect dwell time registers, located at Register 0x024B and Register 0x024C. See Register 0x0040 and Register 0x0245 to Register 0x024C in the Memory Map Register Details for more details.


Figure 75. Threshold Settings for FD Signal

## ADC APPLICATION MODES AND JESD204B TX CONVERTER MAPPING

The AD9699 contains a configurable signal path that allows different features to be enabled for different applications. These features are controlled using the chip application mode register, Register $0 \times 0200$. The chip operating mode is controlled by Bits[ $[3: 0]$ in this register, and the chip $Q$ ignore is controlled by Bit 5 .
The AD9699 contains the following modes:

- Full bandwidth mode: 14-bit ADC core running at the full sample rate.
- DDC mode: up to four digital downconverter (DDC) channels.

After the chip application mode is selected, the output decimation ratio is set using the chip decimation ratio in Register 0x0201, Bits[3:0]. The output sample rate = ADC sample rate/the chip decimation ratio.

To support the different application layer modes, the AD9699 treats each sample stream (real, I, or Q) as originating from separate virtual converters.

Table 11 shows the number of virtual converters required and the transport layer mapping when channel swapping is disabled. Figure 76 shows the virtual converters and their relationship to the DDC outputs when complex outputs are used.

Each DDC channel outputs either two sample streams (I/Q) for the complex data components (real + imaginary) or one sample stream for real (I) data. The AD9699 can be configured to use up to eight virtual converters, depending on the DDC configuration.
The I/Q samples are always mapped in pairs with the I samples mapped to the first virtual converter and the $Q$ samples mapped to the second virtual converter. With this transport layer mapping,
the number of virtual converters are the same whether a single real converter is used along with a digital downconverter block producing I/Q outputs, or whether an analog downconversion is used with two real converters producing $I / Q$ outputs.
Figure 77 shows a block diagram of the two scenarios described for I/Q transport layer mapping.


Figure 76. DDCs and Virtual Converter Mapping


Figure 77. I/Q Transport Layer Mapping

Table 11. Virtual Converter Mapping

| Number of | Chip Operating |  | Virtual Converter Mapping |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Converters Supported | (Reg. 0x0200, Bits[3:0]) | Chip Q Ignore (0x0200, Bit 5) | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| 1 | Full bandwidth mode (0x0) | Real or complex (0x0) | ADC samples | Unused | Unused | Unused | Unused | Unused | Unused | Unused |
| 1 | One DDC mode (0x1) | Real (I only) (0x1) | DDCO I samples | Unused | Unused | Unused | Unused | Unused | Unused | Unused |
| 2 | One DDC mode (0x1) | Complex (I/Q) (0x0) | DDCOI <br> samples | DDCO Q samples | Unused | Unused | Unused | Unused | Unused | Unused |
| 2 | Two DDC mode (0x2) | Real (I only) (0x1) | DDCOI <br> samples | DDC1। <br> samples | Unused | Unused | Unused | Unused | Unused | Unused |
| 4 | Two DDC mode (0x2) | Complex (I/Q) (0x0) | DDCO I <br> samples | DDCO Q <br> samples | DDC1 I <br> samples | DDC1 Q <br> samples | Unused | Unused | Unused | Unused |
| 4 | Four DDC mode (0x3) | Real (I only) (0x1) | DDCOI samples | DDC1I samples | DDC2 1 samples | DDC31 samples | Unused | Unused | Unused | Unused |
| 8 | Four DDC mode (0x3) | Complex (I/Q) (0x0) | DDCOI <br> samples | DDCO Q <br> samples | DDC1I <br> samples | DDC1 Q <br> samples | DDC2 I <br> samples | DDC2 Q <br> samples | DDC3। <br> samples | $\begin{aligned} & \text { DDC3 Q } \\ & \text { samples } \end{aligned}$ |

## PROGRAMMABLE FIR FILTERS

## SUPPORTED MODES

The AD9699 supports the following modes of operation (the asterisk symbol (*) denotes convolution):

- Real 48-tap filter (see Figure 78)
- Real 96-tap filter (see Figure 79)
$-\operatorname{DOUT}[n]=\operatorname{DIN}[n] \times \operatorname{XY}[n]$
- Real set of two cascaded 24-tap filters (see Figure 80)
$-\operatorname{DOUT}[n]=\operatorname{DIN}[n] \times X[n] \times Y[n]$

```
- DOUT[n] = DIN_[n] < XY[n]
```



Figure 78. Real 48-Tap Filter Configuration


Figure 79. Real 96-Tap Filter Configuration


Figure 80. Real, Two Cascaded, 24-Tap Filter Configuration

## PROGRAMMABLE FIR FILTERS

## PROGRAMMING INSTRUCTIONS

Use the following procedure to set up the programmable FIR filter:

1. Enable the sample clock to the device.
2. Set the I path mode (I mode) and gain in Register 0x0DF8 and Register 0xODF9 (see Table 12 and Table 13). Only I Mode is available. Q Mode is not available on single-channel devices.
3. Wait at least $5 \mu$ s to allow the programmable filter to power up.
4. Program the I path coefficients to the internal shadow registers as follows:
a. Program the XI coefficients in Register 0xOEOO to Register 0xOE2F (see Table 14 and Table 15).
b. Program the YI coefficients in Register 0x0FOO to Register 0xOF2F (see Table 14 and Table 15).
c. Program the tapped delay in Register 0x0F30 (note that this step is optional).
5. Set the chip transfer bit using either of the following methods (note that setting the chip transfer bit applies the programmed shadow coefficients to the filter):
a. Via the register map using the write the chip transfer bit (Register $0 \times 000 \mathrm{~F}=0 \times 01$ ).
b. Via a GPIO pin, as follows:
6. Configure one of the GPIO pins as the chip transfer bit in Register 0x0040 to Register 0x0042.
7. Toggle the GPIO pin to initiate the chip transfer (the rising edge is triggered).
8. When the I path mode register changes in Register 0xODF8, all coefficients must be reprogrammed.

Table 12. Register 0x0DF8 Definition

| Bits | Description |
| :--- | :--- |
| $[7: 3]$ | Reserved |
| $[2: 0]$ | Filter mode (I mode) |
|  | 000: filters bypassed |
|  | 001: real 24-tap filter (X only) |
|  | 010: real 48-tap filter (X and Y together) <br>  <br>  <br>  <br>  <br>  |

Table 13. Register 0x0DF9 Definition

| Bits | Description |
| :--- | :--- |
| 7 | Reserved <br> Y filter gain <br> $110:-12 \mathrm{~dB}$ loss <br> $111:-6 \mathrm{~dB}$ loss <br> $000: 0 \mathrm{~dB}$ gain <br> 001: 6 dB gain <br> $010: 12 \mathrm{~dB}$ gain <br> Reserved <br> X filter gain <br> $110:-12 \mathrm{~dB}$ loss <br> $111:-6 \mathrm{~dB}$ loss <br> $000: 0 \mathrm{~dB}$ gain <br> [2:0] <br> $001: 6 \mathrm{~dB}$ gain <br> $010: 12 \mathrm{~dB}$ gain |

Table 14 shows the coefficient tables in Register 0x0E00 to Register 0x0F30. Note that all coefficients are Q1.15 format (sign bit + 15 fractional bits).

Table 14. I Coefficient Table (Device Selection $=0 \times 1)^{1}$

| Addr. | Single 24-Tap Filter (I Mode $[2: 0]=0 \times 1)$ | Single 48-Tap Filter (I Mode $[2: 0]=0 \times 2)$ | Two Cascaded 24-Tap Filters (I Mode [2:0] = 0x4) | Single 96-Tap Filter (I Mode $[2: 0]=0 x 7)$ |
| :---: | :---: | :---: | :---: | :---: |
| Ox0E00 | XI CO [7:0] | XI CO [7:0] | XI CO [7:0] | XI CO [7:0] |
| Ox0E01 | XI CO [15:8] | XI CO [15:8] | XI CO [15:8] | XICO [15:8] |
| Ox0E02 | XIC1 [7:0] | XI C1 [7:0] | XI C1 [7:0] | XIC1 [7:0] |
| Ox0E03 | XIC1 [15:8] | XIC1 [15:8] | XIC1 [15:8] | XIC1 [15:8] |
| ... | ... | $\ldots$ | $\ldots$ | $\ldots$ |
| Ox0E2E | XI C23 [7:0] | XI C23 [7:0] | XI C23 [7:0] | XI C23 [7:0] |
| Ox0E2F | XI C23 [15:0] | XI C23 [15:0] | XI C23 [15:0] | XI C23 [15:0] |
| OxOFOO | Unused | YI C24 [7:0] | YI CO [7:0] | YI C24 [7:0] |
| Ox0F01 | Unused | YI C24 [15:8] | YI CO [15:8] | YI C24 [15:8] |
| 0x0F02 | Unused | YI C25 [7:0] | YIC1 [7:0] | YI C25 [7:0] |
| 0x0F03 | Unused | YI C25 [15:8] | YI C1 [15:8] | YI C25 [15:8] |
| ... | ... | ... | ... | $\ldots$ |
| OxOF2E | Unused | YI C47 [7:0] | YI C23 [7:0] | YI C47 [7:0] |
| OxOF2F | Unused | YI C47 [15:0] | YI C23 [15:0] | YI C47 [15:0] |
| OxOF30 | Unused | Unused | Unused | Unused |

[^3]
## DIGITAL DOWNCONVERTER (DDC)

The AD9699 includes four digital downconverters (DDC0 to DDC3) that provide filtering and reduce the output data rate. This digital processing section includes an NCO, multiple decimating FIR filters, a gain stage, and a complex to real conversion stage. Each of these processing blocks has control lines that allow it to be independently enabled and disabled to provide the desired processing function. The digital downconverter can be configured to output either real data or complex output data.

The DDCs output a 16-bit stream. To enable this operation, the converter number of bits, N , is set to a default value of 16 , even though the analog core only outputs 14 bits. In full bandwidth operation, the ADC output is the 14-bit word followed by two zeros, unless the tail bits are enabled.

## DDC I/Q OUTPUT SELECTION

Each DDC channel has two output ports that can be paired to support both real and complex outputs. For real output signals, only the DDC Output Port I is used (the DDC Output Port Q is invalid). For complex I/Q output signals, both DDC Output Port I and DDC Output Port $Q$ are used.
The I/Q outputs to each DDC channel are controlled by the DDC complex to real enable bit, Bit 3 , in the DDC control registers (Register 0x0310, Register 0x0330, Register 0x0350, and Register 0x0370).
The chip $Q$ ignore bit in the chip mode register (Register $0 \times 0200$, Bit 5) controls the chip output muxing of all the DDC channels. When all DDC channels use real outputs, set this bit high to ignore all DDC Q output ports. When any of the DDC channels are set to use complex I/Q outputs, the user must clear this bit to use both DDC Output Port I and DDC Output Port Q. For more information, see Figure 97.

## DDC GENERAL DESCRIPTION

The four DDC blocks are used to extract a portion of the full digital spectrum captured by the ADC. They are intended for IF sampling or oversampled baseband radios requiring wide bandwidth input signals.

Each DDC block contains the following signal processing stages:

- Frequency translation stage (optional)
- Filtering stage
- Gain stage (optional)
- Complex to real conversion stage (optional)


## DDC Frequency Translation Stage (Optional)

This stage consists of a phase coherent NCO and quadrature mixers that can be used for frequency translation of both real or complex input signals. The phase coherent NCO allows an infinite number of frequency hops that are all referenced back to a single synchronization event. It also includes 16 shadow registers for fast switching applications. This stage shifts a portion of the available digital spectrum down to baseband.

## DDC Filtering Stage

After shifting down to baseband, this stage decimates the frequency spectrum using multiple low-pass finite impulse response (FIR) filters for rate conversion. The decimation process lowers the output data rate, which in turn reduces the output interface rate.

## DDC Gain Stage (Optional)

Because of losses associated with mixing a real input signal down to baseband, this stage compensates by adding an additional 0 dB or 6 dB of gain.

## DDC Complex to Real Conversion Stage (Optional)

When real outputs are necessary, this stage converts the complex outputs back to real by performing an $f_{S} / 4$ mixing operation plus a filter to remove the complex component of the signal.

Figure 81 shows the detailed block diagram of the DDCs implemented in the AD9699.

Figure 82 shows an example usage of one of the four DDC channels with a real input signal and four half-band filters (HB4 + HB3 + HB2 + HB1) used. It shows both complex (decimate by 16 ) and real (decimate by 8 ) output options.

## DIGITAL DOWNCONVERTER (DDC)



Figure 81. DDC Detailed Block Diagram

## DIGITAL DOWNCONVERTER (DDC)



Figure 82. DDC Theory of Operation Example (Real Input)

## DDC FREQUENCY TRANSLATION

## DDC Frequency Translation General Description

Frequency translation is accomplished by using a 48 -bit complex NCO with a digital quadrature mixer. This stage translates either a real or complex input signal from an IF to a baseband complex digital output (carrier frequency $=0 \mathrm{~Hz}$ ).
The frequency translation stage of each DDC can be controlled individually and supports four different IF modes using Bits[5:4] of the DDC control registers (Register 0x0310, Register 0x0330,

Register 0x0350, and Register 0x0370). These IF modes are as follows:

- Variable IF mode
- 0 Hz IF or zero IF (ZIF) mode
- $\mathrm{f}_{\mathrm{S}} / 4 \mathrm{~Hz}$ IF mode
- Test mode


## Variable IF Mode

In this mode, the NCO and mixers are enabled. The NCO output frequency can be used to digitally tune the IF frequency.

## DIGITAL DOWNCONVERTER (DDC)

## 0 Hz IF (ZIF) Mode

In this mode, the mixers are bypassed, and the NCO is disabled.

## $\mathrm{f}_{\mathrm{S}} / \mathbf{4} \mathrm{Hz}$ IF Mode

In this mode, the mixers and the NCO are enabled in downmixing by $f_{s} / 4$ mode to save power.

## Test Mode

In this mode, input samples are forced to 0.999 to positive full scale. The NCO is enabled. This test mode allows the NCOs to directly drive the decimation filters.

Figure 83 show examples of the frequency translation stage for real inputs.


Figure 83. DDC NCO Frequency Tuning Word Selection—Real Inputs

## DIGITAL DOWNCONVERTER (DDC)

## DDC NCO Description

Each DDC contains one NCO. Each NCO enables the frequency translation process by creating a complex exponential frequency ( $e^{-j \omega c t}$ ), which can be mixed with the input spectrum to translate the desired frequency band of interest to dc, where it can be filtered by the subsequent low-pass filter blocks to prevent aliasing.
When placed in variable IF mode, the NCO supports two different additional modes.

## DDC NCO Programmable Modulus Mode

This mode supports >48-bit frequency tuning accuracy for applications that require exact rational (M/N) frequency synthesis at a single carrier frequency. In this mode, the NCO is set up by providing the following:

- 48-bit frequency tuning word (FTW)
- 48-bit Modulus A word (MAW)
- 48-bit Modulus B word (MBW)
- 48-bit phase offset word (POW)


## DDC NCO Coherent Mode

This mode allows an infinite number of frequency hops where the phase is referenced to a single synchronization event at time 0 . This mode is useful when phase coherency must be maintained when switching between different frequency bands. In this mode, the user can switch to any tuning frequency without the need to reset the NCO. Although only one FTW is required, the NCO contains 16 shadow registers for fast-switching applications. Selection of the shadow registers is controlled by the CMOS GPIO pins or through the register map of the SPI. In this mode, the NCO can be set up by providing the following:

- Up to sixteen 48-bit FTWs.
- Up to sixteen 48-bit POWs.
- The 48-bit MAW must be set to zero in coherent mode.

Figure 84 shows a block diagram of one NCO and its connection to the rest of the design. The coherent phase accumulator block contains the logic that allows an infinite number of frequency hops. The gray lines in Figure 84 represent SPI control lines.


Figure 84. NCO + Mixer Block Diagram

## DIGITAL DOWNCONVERTER (DDC)

## NCO FTW/POW/MAW/MAB Description

The NCO frequency value is determined by the following settings:

- 48-bit twos complement number entered in the FTW
- 48-bit unsigned number entered in the MAW
- 48-bit unsigned number entered in the MBW

Frequencies between $-\mathrm{f}_{\mathrm{s}} / 2$ and $+\mathrm{f}_{\mathrm{s}} / 2\left(\mathrm{f}_{\mathrm{s}} / 2\right.$ excluded) are represented using the following values:

- FTW $=0 \times 8000 \_0000 \_0000$ and MAW $=0 \times 0000 \_0000 \_0000$ represents a frequency of $-\mathrm{f}_{\mathrm{s}} / 2$.
- FTW $=0 \times 0000 \_0000 \_0000$ and MAW $=0 \times 0000 \_0000 \_0000$ represents dc (frequency is 0 Hz ).
- FTW $=0 x 7 F F F \_F F F F \_F F F F$ and $M A W=0 x 0000 \_0000 \_0000$ represents a frequency of $+\mathrm{f}_{\mathrm{S}} / 2$.


## NCO FTW/POW/MAW/MAB Programmable

## Modulus Mode

For programmable modulus mode, the MAW must be set to a nonzero value (not equal to $0 \times 0000 \_0000 \_0000$ ). This mode is only needed when frequency accuracy of $>48$ bits is required. One example of a rational frequency synthesis requirement that requires $>48$ bits of accuracy is a carries frequency of $1 / 3$ the sample rate. When frequency accuracy of $\leq 48$ bits is required, coherent mode must be used (see the NCO FTW/POW/MAW/MAB Coherent Mode section).
In programmable modulus mode, the FTW, MAW, and MBW must satisfy the following four equations (for a detailed description of the programmable modulus feature, see the DDS architecture described in the AN-953 Application Note):
$\frac{\bmod \left(f_{C}, f_{S}\right)}{f_{S}}=\frac{M}{N}=\frac{F T W+\frac{M A W}{M B W}}{2^{48}}$ (1)
$F T W=$ floor $\left(2^{48} \frac{\bmod \left(f_{C}, f_{S}\right)}{f_{S}}\right)(2)$
$M A W=\bmod \left(2^{48} \times M, N\right)(3)$
$M B W=N(4)$
where:
$\mathrm{f}_{\mathrm{C}}$ is the desired carrier frequency.
$\mathrm{f}_{\mathrm{S}}$ is the ADC sampling frequency.
$M$ is the integer representing the rational numerator of the frequen-
cy ratio.
$N$ is the integer representing the rational denominator of the frequency ratio.
FTW is the 48 -bit twos complement number representing the NCO FTW.
MAW is the 48-bit unsigned number representing the NCO MAW (must be $<2^{47}$ ).
MBW is the 48-bit unsigned number representing the NCO MBW. $\bmod (x)$ is a remainder function. For example, $\bmod (110,100)=10$
and for negative numbers, $\bmod (-32,10)=-2$.
floor( $x$ ) is defined as the largest integer less than or equal to $x$. For example, floor $(3.6)=3$.

Note that Equation 1 to Equation 4 apply to the aliasing of signals in the digital domain (that is, aliasing introduced when digitizing analog signals).
$M$ and $N$ are integers reduced to their lowest terms. MAW and MBW are integers reduced to their lowest terms. When MAW is set to zero, the programmable modulus logic is automatically disabled.

For example, if the ADC sampling frequency ( $\mathrm{f}_{\mathrm{s}}$ ) is 3000 MSPS and the carrier frequency ( $\mathrm{f}_{\mathrm{C}}$ ) is 1001.5 MHz , then,
$\frac{\bmod (1001.5, \quad 3000)}{3000}=\frac{M}{N}=\frac{2003}{6000}$
$F T W=$ floor $\left(2^{48 \bmod (1001.5,3000)} 33000\right)$
= 0x5576_19F0_FB3
$M A W=\bmod \left(2^{48} \times 2003,6000\right)=0 \times 0000 \_0000 \_0 F 80$
$M B W=0 \times 0000 \_0000 \_1770$
The actual carrier frequency can be calculated based on the following equation:
$f_{C_{-} A C T U A L}=\frac{F T W+\frac{M A W}{M B W} \times f_{S}}{2^{48}}$
For the previous example, the actual carrier frequency ( $\mathrm{f}_{\mathrm{C}}$ ACTUAL $)$ is
$f_{C_{-} A C T U A L}=\frac{0 \times 5576 \_19 \mathrm{FO} 0_{-} \mathrm{FB} 38 \times \frac{0 \times 0000_{0} 00000_{0} 0 \mathrm{~F} 80}{0 \times 0000_{-} 0000_{-} 1770}}{2^{48}}=$ 1001.5 MHz

A 48-bit POW is available for each NCO to create a known phase relationship between multiple chips or individual DDC channels inside the chip.

While in programmable modulus mode, the FTW and POW registers can be updated at any time while still maintaining deterministic phase results in the NCO. However, the following procedure must be followed to update the MAW and/or MBW registers to ensure proper operation of the NCO:

1. Write to the MAW and MBW registers for all the DDCs.
2. Synchronize the NCOs either through the DDC soft reset bit accessible through the SPI or through the assertion of the SYSREF $\pm$ pin (see the Reading the Memory Map Register Table section).

## NCO FTW/POW/MAW/MAB Coherent Mode

For coherent mode, the NCO MAW must be set to zero ( $0 \times 0000 \_0000 \_0000$ ). In this mode, the NCO FTW can be calculated by the following equation:

## DIGITAL DOWNCONVERTER (DDC)

$F T W=\operatorname{round}\left(2 \frac{48 \bmod \left(f_{C}, f_{S}\right)}{f_{S}}\right)(5)$
where:
FTW is the 48-bit twos complement number representing the NCO FTW.
$\mathrm{f}_{\mathrm{S}}$ is the ADC sampling frequency.
$\mathrm{f}_{\mathrm{C}}$ is the desired carrier frequency.
$\bmod (x)$ is a remainder function. For example $\bmod (110,100)=10$ and for negative numbers, $\bmod (-32,10)=-2$.
round $(x)$ is a rounding function. For example round(3.6) $=4$ and for negative numbers, round $(-3.4)=-3$.

Note that Equation 5 applies to the aliasing of signals in the digital domain (that is, aliasing introduced when digitizing analog signals). The MAW must be set to zero to use coherent mode. When MAW is zero, the programmable modulus logic is automatically disabled.
For example, if the ADC sampling frequency ( $\mathrm{f}_{\mathrm{S}}$ ) is 3000 MSPS and the carrier frequency $\left(\mathrm{f}_{\mathrm{C}}\right)$ is 416.667 MHz , then,

NCO_FTW $=$ round $\left(2 \frac{48 \bmod (416.667,3000)}{3000}\right)$
$=0 \times 2 \mathrm{EC} 6 \_$C03A_8E23
The actual carrier frequency can be calculated based on the following equation:
$f_{C_{-} A C T U A L}=\frac{F T W \times f_{S}}{2^{48}}$

For the previous example, the actual carrier frequency ( $\left.f_{C_{C}} A C T U A L\right)$ is
$f_{C_{-} A C T U A L}=\frac{416.667 \times 3000}{2^{48}}=416.66699 \mathrm{MHz}$
A 48-bit POW is available for each NCO to create a known phase relationship between multiple chips or individual DDC channels inside the chip.

While in coherent mode, the FTW and POW registers can be updated at any time while still maintaining deterministic phase results in the NCO.

## NCO Channel Selection

When configured in coherent mode, only one FTW is required in the NCO. In this mode, the user can switch to any tuning frequency without the need to reset the NCO by writing to the FTW directly. However, for fast switching applications, where either all FTWs are known beforehand or it is possible to queue up the next set of FTWs, the NCO contains 16 additional shadow registers (see Figure 84). These shadow registers are hereafter referred to as the NCO channels.

Figure 85 shows a simplified block diagram of the NCO channel selection block. The gray lines in Figure 85 represent SPI control lines.


Figure 85. NCO Channel Selection Block

## DIGITAL DOWNCONVERTER (DDC)

Only one NCO channel is active at a time and NCO channel selection is controlled either by the CMOS GPIO pins or through the register map.

Each NCO channel selector supports three different modes, described as follows:

- GPIO level control mode. In this mode, the GPIO pins determine the exact NCO channel selected.
- GPIO edge control mode. A low to high transition on a single GPIO pin determines the exact NCO channel selected. The internal channel selection counter is reset by either SYSREF $\pm$ or by the DDC soft reset.
- Register map mode. In this mode, the NCO channel selected is determined directly through the register map.
The following procedure must be followed to use GPIO level control mode for NCO channel selection:

1. Configure one or more GPIO pins as NCO channel selection inputs. The GPIO pins not configured as NCO channel selection inputs are internally tied low.
a. To use GPIO_A0, write Bits[2:0] in Register 0x0040 to 0x6 and Bits[3:0] in Register 0x0041 to 0x0.
b. To use GPIO_B0, write Bits[5:3] in Register 0x0040 to 0x6 and Bits[ $[7: 4]$ in Register $0 \times 0041$ to $0 \times 0$.
c. To use GPIO_A1, write Bits[3:0] in Register 0x0042 to 0x0.
d. To use GPIO_B1, write Bits[7:4] in Register 0x0042 to 0x0.
2. Configure the NCO channel selector in GPIO level control mode by setting Bits[7:4] in the NCO control registers (Register 0x0314, Register 0x0334, Register 0x0354, and Register $0 \times 0374$ ) to $0 \times 1$ through $0 \times 6$, depending on the desired GPIO pin order.
3. Select the desired NCO channel through the GPIO pins.

The following procedure must be followed to use GPIO edge control mode for NCO channel selection:

1. Configure one or more GPIO pins as NCO channel selection inputs.
a. To use GPIO_A0, write Bits[2:0] in Register $0 \times 0040$ to $0 \times 6$ and Bits $[3: 0]$ in Register 0x0041 to 0x0.
b. To use GPIO_B0, write Bits $[5: 3]$ in Register $0 \times 0040$ to $0 \times 6$ and Bits[7:4] in Register 0x0041 to 0x0.
c. To use GPIO_A1, write Bits[3:0] in Register $0 \times 0042$ to $0 \times 0$.
d. To use GPIO_B1, write Bits[7:4] in Register 0x0042 to 0x0.
2. Configure the NCO channel selector in GPIO edge control mode by setting Bits[7:4] in the NCO control registers (Register 0x0314, Register 0x0334, Register 0x0354, and Register $0 \times 0374$ ) to $0 \times 8$ through 0xB, depending on the desired GPIO pin.
3. Configure the wrap point for the NCO channel selection by setting Bits[3:0] in the NCO control registers (Register 0x0314, Register 0x0334, Register 0x0354, and Register 0x0374). A value of 4 causes the channel selection to wrap at Channel 4 (for example, $0,1,2,3,4,0,1,2,3,4$ ).
4. Transition the selected GPIO pin from low to high to increment the NCO channel selection.

Figure 86 shows an example use case for coherent mode using three NCO channels. In this example, NCO Channel 0 is actively downconverting Bandwidth $0(\mathrm{BO})$, while NCO Channel 1 and Channel 2 are in standby mode and are tuned to Bandwidth 1 and Bandwidth 2 ( B 1 and B 2 ), respectively.
The phase coherent NCO switching feature allows an infinite number of frequency hops that are all phase coherent. The initial phase of the NCO is established at time $\mathrm{t}_{0}$ from SYSREF $\pm$ synchronization. Switching the NCO FTW does not affect the phase. With this feature, only one FTW is required, but the user may wish to use all 16 channels to queue up the next hop.

After SYSREF $\pm$ synchronization at startup, all NCOs across multiple chips are inherently synchronized.


Figure 86. NCO Coherent Mode with Three NCO Channels (BO Selected)

## DIGITAL DOWNCONVERTER (DDC)

## Setting Up the Multichannel NCO Feature

The first step to configure the multichannel NCO is to program the FTWs. The AD9699 memory map has an FTW index register for each DDC. This index determines which NCO channel receives the FTW from the register map. The following sequence describes the method for programming the FTWs:

1. Write the FTW index register with the desired DDC channel.
2. Write the FTW with the desired value. This value is applied to the NCO channel index mentioned in Step 1.
3. Repeat Step 1 and Step 2 for other NCO channels.

After setting the FTWs, the user must then select an active NCO channel. This selection can be performed either through the SPI registers or through the external GPIO pins. The following sequence describes the method for selecting the active NCO channel using the SPI:

1. Set the NCO channel select mode bits (Bits[7:4] in Register 0x0314, Register 0x0334, Register 0x0354, and Register $0 \times 0374$ ) to $0 \times 0$ to enable SPI selection.
2. Choose the active NCO channel using Bits[3:0] in Register 0x0314, Register 0x0334, Register 0x0354, and Register $0 \times 0374$.

The following sequence describes the method for selecting the active NCO channel using the GPIO CMOS pins:

1. Set the NCO channel select mode bits (Bits[7:4] in Register 0x0314, Register 0x0334, Register 0x0354, and Register 0x0374) to a nonzero value to enable GPIO pin selection.
2. Configure the GPIO pins as NCO channel selection inputs by writing to Register 0x0040, Register 0x0041, and Register $0 \times 0042$.
3. NCO switching is performed by externally controlling the GPIO CMOS pins.

## NCO Synchronization

Each NCO contains a separate phase accumulator word (PAW). The initial reset value of each PAW is set to zero and incremented every clock cycle. The instantaneous phase of the NCO is calculated using the PAW, FTW, MAW, MBW, and POW. Due to this architecture, the FTW and POW registers can be updated at any time while still maintaining deterministic phase results in the PAW of the NCO.

Two methods can be used to synchronize multiple PAWs within the chip:

[^4]- Using the SYSREF $\pm$ pin. When the SYSREF $\pm$ pin is enabled in the SYSREF control registers (Register 0x0120 and Register $0 \times 0121$ ), and the DDC synchronization is enabled in the DDC synchronization control register (Register 0x0300, Bits[1:0]]), any subsequent SYSREF $\pm$ event resets all the PAWs in the chip. Note that this method can be used to synchronize DDC channels within the same chip or DDC channels within separate chips.


## NCO Multichip Synchronization

In some applications, it is necessary to synchronize all the NCOs and local multiframe clocks (LMFCs) within multiple devices in a system. For applications requiring multiple NCO tuning frequencies in the system, a designer likely needs to generate a single SYSREF pulse at all devices simultaneously. For many systems, generating or receiving a single-shot SYSREF pulse at all devices is challenging because of the following factors:

- Enabling or disabling the SYSREF pulse is often an asynchronous event.
- Not all clock generation chips support this feature.

For these reasons, the AD9699 contains a synchronization triggering mechanism that allows the following:

- Multichip synchronization of all NCOs and LMFCs at system startup.
- Multichip synchronization of all NCOs after applying new tuning frequencies during normal operation.
The synchronization triggering mechanism uses a master/slave arrangement, as shown in Figure 87.


Figure 87. System Using Master/Slave Synchronization Triggering
Each device has an internal next synchronization trigger enable (NSTE) signal that controls whether the next SYSREF signal causes a synchronization event. Slave ADC devices must source their NSTE from an external slave next trigger input (SNTI) pin. Master devices can either use an external master next trigger output (MNTO) pin (default setting), or use an external SNTI pin.

## DIGITAL DOWNCONVERTER (DDC)

See Memory Map Register Details (Register 0x0041 and Register 0x0042) to configure the FD/GPIO pins for this operation.

SYSREF at startup. Using this startup sequence synchronizes all the NCOs and LMFCs in the system at once.

## NCO Multichip Synchronization at Startup

Figure 88 shows a timing diagram along with the required sequence of events for NCO multichip synchronization using triggering and


Figure 88. NCO Multichip Synchronization at Startup (Using Triggering and SYSREF)

## DIGITAL DOWNCONVERTER (DDC)

## NCO Multichip Synchronization During Normal Operation

See the Setting Up the Multichannel NCO Feature section.

## DDC Mixer Description

When not bypassed (Register 0x0200 $=0 \times 00$ ), the digital quadrature mixer performs a similar operation to an analog quadrature mixer. It performs the downconversion of the input signal by using the NCO frequency as a local oscillator. Because the input of the DDC is a real signal, a real mixer operation (with two multipliers) is performed.

## DDC NCO + Mixer Loss and SFDR

When mixing a real input signal down to baseband, -6 dB of loss is introduced in the signal due to filtering of the negative image. An additional -0.05 dB of loss is introduced by the NCO. The total loss of a real input signal mixed down to baseband is -6.05 dB . For this reason, it is recommended that the user compensate for this loss by enabling the 6 dB of gain in the gain stage of the DDC to recenter
the dynamic range of the signal within the full scale of the output bits (see the DDC Gain Stage (Optional) section).
The worst case spurious signal from the NCO is greater than 102 dBc SFDR for all output frequencies.

## DDC DECIMATION FILTERS

After the frequency translation stage, there are multiple decimation filter stages that reduce the output data rate. After the carrier of interest is tuned down to dc (carrier frequency $=0 \mathrm{~Hz}$ ), these filters efficiently lower the sample rate, while providing sufficient alias rejection from unwanted adjacent carriers around the bandwidth of interest.

Figure 89 shows a simplified block diagram of the decimation filter stage, and Table 15 describes the filter characteristics of the different finite impulse response (FIR) filter blocks.

Table 16 and Table 17 show the different filter configurations selectable by including different filters. In all cases, the DDC filtering stage provides $80 \%$ of the available output bandwidth, $< \pm 0.005 \mathrm{~dB}$ of pass-band ripple and $>100 \mathrm{~dB}$ of stop band alias rejection.


FIR $=$ FINITE IMPULSE RESPONSE FILTER
DCM $=$ DECIMATION
notes
NOTES

1. TB1 IS ONLY SUPPORTED IN DDC0 AND DDC1
Figure 89. DDC Decimation Filter Block Diagram

Table 15. DDC Decimation Filter Characteristics

| Filter Name | Filter Type | Decimation Ratio | Pass Band (rad/ sec ) | Stop Band (rad/ <br> sec ) | Pass-Band Ripple (dB) | Stop-Band Attenuation (dB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HB4 | FIR low-pass | 2 | $0.1 \times \pi / 2$ | $1.9 \times \pi / 2$ | < $\pm 0.001$ | >100 |
| HB3 | FIR low-pass | 2 | $0.2 \times \pi / 2$ | $1.8 \times \pi / 2$ | $< \pm 0.001$ | >100 |
| HB2 | FIR low-pass | 2 | $0.4 \times \pi / 2$ | $1.6 \times \pi / 2$ | < $\pm 0.001$ | >100 |
| HB1 | FIR low-pass | 2 | $0.8 \times \pi / 2$ | $1.2 \times x \pi / 2$ | < $\pm 0.001$ | $>100$ |
| TB2 | FIR low-pass | 3 | $0.4 \times \pi / 3$ | $1.6 \times \pi / 3$ | < $\pm 0.002$ | >100 |
| TB1 ${ }^{1}$ | FIR low-pass | 3 | $0.8 \times \pi / 3$ | $1.2 \times \pi / 3$ | < $\pm 0.005$ | $>100$ |
| FB2 | FIR low-pass | 5 | $0.4 \times \pi / 5$ | $1.6 \times \pi / 5$ | $< \pm 0.001$ | >100 |

[^5]
## DIGITAL DOWNCONVERTER (DDC)

Table 16. DDC Filter Configurations ${ }^{1}$

| ADC <br> Sample <br> Rate | DDC Filter Configuration | Real (I) Output |  | Complex (I/Q) Outputs |  | Alias Protected Bandwidth | Ideal $^{2}$ SNR <br> Improvement (dB) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Decimation Ratio | Sample <br> Rate | Decimation Ratio | Sample Rate |  |  |
| $\mathrm{f}_{S}$ | HB1 | 1 | $\mathrm{f}_{\mathrm{S}}$ | 2 | $\mathrm{fs}_{\mathrm{s}} / 2(\mathrm{l})+\mathrm{f}_{\mathrm{s}} / 2(\mathrm{Q})$ | $\mathrm{f}_{\mathrm{S}} / 2 \times 80 \%$ | 1 |
|  | TB1 ${ }^{3}$ | N/A | N/A | 3 | $\mathrm{f}_{\mathrm{S}} / 3(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 3$ (Q) | $\mathrm{f}_{\mathrm{S}} / 3 \times 80 \%$ | 2.7 |
|  | HB2 + HB1 | 2 | $\mathrm{f}_{\mathrm{S}} / 2$ | 4 | $\mathrm{f}_{\mathrm{S}} / 4(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 4$ (Q) | $\mathrm{f}_{\mathrm{S}} / 4 \times 80 \%$ | 4 |
|  | TB2 + HB1 | 3 | $\mathrm{f}_{\mathrm{S}} / 3$ | 6 | $\mathrm{f}_{\mathrm{S}} / 6(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 6$ (Q) | $\mathrm{f}_{\mathrm{S}} / 6 \times 80 \%$ | 5.7 |
|  | $H B 3+H B 2+H B 1$ | 4 | $\mathrm{f}_{\mathrm{S}} / 4$ | 8 | $\mathrm{f}_{\mathrm{S}} / 8(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 8(\mathrm{Q})$ | $\mathrm{f}_{\mathrm{S}} / 8 \times 80 \%$ | 7 |
|  | FB2 +HB 1 | 5 | $\mathrm{f}_{\mathrm{S}} / 5$ | 10 | $\mathrm{f}_{\mathrm{S}} / 10$ (I) + $\mathrm{f}_{\mathrm{S}} / 10$ (Q) | $\mathrm{f}_{\mathrm{S}} / 10 \times 80 \%$ | 8 |
|  | TB2 $+\mathrm{HB} 2+\mathrm{HB} 1$ | 6 | $\mathrm{f}_{\mathrm{S}} / 6$ | 12 | $\mathrm{f}_{\mathrm{S}} / 12(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 12(\mathrm{Q})$ | $\mathrm{f}_{\mathrm{S}} / 12 \times 80 \%$ | 8.8 |
|  | FB2 + TB1 ${ }^{4}$ | N/A | N/A | 15 | $\mathrm{f}_{\mathrm{S}} / 15(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 15(\mathrm{Q})$ | $\mathrm{f}_{\mathrm{S}} / 15 \times 80 \%$ | 9.7 |
|  | $H B 4+H B 3+H B 2+H B 1$ | 8 | $\mathrm{f}_{\mathrm{S}} / 8$ | 16 | $\mathrm{f}_{\mathrm{s}} / 16(\mathrm{l})+\mathrm{f}_{\mathrm{s}} / 16$ (Q) | $\mathrm{f}_{\mathrm{S}} 116 \times 80 \%$ | 10 |
|  | $\mathrm{FB} 2+\mathrm{HB} 2+\mathrm{HB} 1$ | 10 | $\mathrm{f}_{\mathrm{S}} / 10$ | 20 | $\mathrm{f}_{\mathrm{S}} / 20$ (I) $+\mathrm{f}_{\mathrm{S}} / 20$ (Q) | $\mathrm{f}_{\mathrm{S}} / 20 \times 80 \%$ | 11 |
|  | $T B 2+H B 3+H B 2+H B 1$ | 12 | $\mathrm{f}_{\mathrm{S}} / 12$ | 24 | $\mathrm{f}_{\mathrm{S}} / 24(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 24$ (Q) | $\mathrm{f}_{\mathrm{S}} / 24 \times 80 \%$ | 11.8 |
|  | HB2 + FB2 + TB1 ${ }^{5}$ | N/A | N/A | 30 | $\mathrm{f}_{\mathrm{S}} / 30(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 30(\mathrm{Q})$ | $\mathrm{f}_{\mathrm{S}} / 30 \times 80 \%$ | 12.7 |
|  | $\mathrm{FB} 2+\mathrm{HB} 3+\mathrm{HB} 2+\mathrm{HB} 1$ | 20 | $\mathrm{f}_{\mathrm{s}} / 20$ | 40 | $\mathrm{f}_{\mathrm{S}} / 40(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 40$ (Q) | $\mathrm{f}_{\mathrm{S}} / 40 \times 80 \%$ | 14 |
|  | $T B 2+H B 4+H B 3+H B 2+H B 1$ | 24 | $\mathrm{f}_{\mathrm{S}} / 24$ | 48 | $\mathrm{f}_{\mathrm{S}} / 48(\mathrm{l})+\mathrm{f}_{\mathrm{S}} / 48$ (Q) | $\mathrm{f}_{\mathrm{S}} / 48 \times 80 \%$ | 14.8 |

${ }^{1}$ N/A means not applicable.
${ }^{2}$ Ideal SNR improvement due to oversampling + filtering $=10 \log ($ bandwidtth/f$/ 2)$.
${ }^{3}$ TB1 is only supported in DDC0 and DDC1.
${ }^{4}$ TB1 is only supported in DDC0 and DDC1.
${ }^{5}$ TB1 is only supported in DDC0 and DDC1.

Table 17. DDC Filter Configurations ( $f_{S}=3000$ MSPS $)^{1}$

| ADC Sample <br> Rate (MSPS) | DDC Filter Configuration | Real (I) Output |  | Complex (I/Q) Outputs |  | Alias Protected Bandwidth (MHz) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Decimation Ratio | Sample Rate (MSPS) | Decimation Ratio | Sample Rate (MSPS) |  |
| 3000 | HB1 | 1 | 3000 | 2 | 1500 (I) + 1500 (Q) | 1200 |
|  | TB1 ${ }^{2}$ | N/A | N/A | 3 | 1000 (I) + 1000 (Q) | 800 |
|  | HB2 + HB1 | 2 | 1500 | 4 | 750 (I) + 750 (Q) | 600 |
|  | TB2 + HB1 | 3 | 1000 | 6 | 500 (I) + 500 (Q) | 400 |
|  | HB3 + HB2 + HB1 | 4 | 750 | 8 | 375 (I) + 375 (Q) | 300 |
|  | FB2 + HB1 | 5 | 600 | 10 | 300 (I) + 300 (Q) | 240 |
|  | TB2 + HB2 +HB 1 | 6 | 500 | 12 | 250 (I) + 250 (Q) | 200 |
|  | FB2 + TB1 ${ }^{3}$ | N/A | N/A | 15 | 200 (I) + 200 (Q) | 160 |
|  | $H B 4+H B 3+H B 2+H B 1$ | 8 | 375 | 16 | 187.5 (I) + 187.5 (Q) | 150 |
|  | $F B 2+H B 2+H B 1$ | 10 | 300 | 20 | 150 (I) + 150 (Q) | 120 |
|  | $T B 2+H B 3+H B 2+H B 1$ | 12 | 250 | 24 | 125 (I) + 125 (Q) | 100 |
|  | $H B 2+F B 2+T B 1^{4}$ | N/A | N/A | 30 | 100 (I) + 100 (Q) | 80 |
|  | $F B 2+H B 3+H B 2+H B 1$ | 20 | 150 | 40 | $75(1)+75$ (Q) | 60 |
|  | TB2 + HB4 + HB3 + HB2 + HB1 | 24 | 125 | 48 | $62.5(1)+62.5$ (Q) | 50 |

[^6]
## DIGITAL DOWNCONVERTER (DDC)

## HB4 Filter Description

The first decimate by 2 , half-band, low-pass, FIR filter (HB4) uses an 11-tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB4 filter is only used when complex outputs (decimate by 16) or real outputs (decimate by 8) are enabled. Otherwise, it is bypassed. Table 18 and Figure 90 show the coefficients and response of the HB4 filter.

## Table 18. HB4 Filter Coefficients

|  | Normalized <br> Coefficient | Decimal Coefficient (15- <br> Bit) |
| :--- | :--- | :--- |
| C1, C11 Coefficient Number | 0.006042 | 99 |
| C2, C10 | 0 | 0 |
| C3, C9 | -0.049377 | -809 |
| C4, C8 | 0 | 0 |
| C5, C7 | 0.293304 | 4806 |
| C6 | 0.5 | 8192 |



Figure 90. HB4 Filter Response

## HB3 Filter Description

The second decimate by 2, half-band, low-pass, FIR filter (HB3) uses an 11 -tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB3 filter is only used when complex outputs (decimate by 8 or 16) or real outputs (decimate by 4 or 8 ) are enabled. Otherwise, it is bypassed. Table 19 and Figure 91 show the coefficients and response of the HB3 filter.

Table 19. HB3 Filter Coefficients


Figure 91. HB3 Filter Response

## HB2 Filter Description

The third decimate by 2 , half-band, low-pass, FIR filter (HB2) uses a 19 -tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB2 filter is only used when complex or real outputs (decimate by 4,8 , or 16) is enabled. Otherwise, it is bypassed. Table 20 and Figure 92 show the coefficients and response of the HB2 filter.

Table 20. HB2 Filter Coefficients

| HB2 Coefficient | Normalized <br> Number | Decimal Coefficient (18- <br> Bit) |
| :--- | :--- | :--- |
| C1, C19 | 0.000671 | 88 |
| C2, C18 | 0 | 0 |
| C3, C17 | -0.005325 | -698 |
| C4, C16 | 0 | 0 |
| C5, C15 | 0.022743 | 2981 |
| C6, C14 | 0 | 0 |
| C7, C13 | -0.074180 | -9723 |
| C8, C12 | 0 | 0 |
| C9, C11 | 0.306091 | 40120 |
| C10 | 0.5 | 65536 |

## DIGITAL DOWNCONVERTER (DDC)



Figure 92. HB2 Filter Response

## HB1 Filter Description

The fourth and final decimate by 2 , half-band, low-pass, FIR filter (HB1) uses a 63 -tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The HB1 filter is always enabled and cannot be bypassed. Table 21 and Figure 93 show the coefficients and response of the HB1 filter.

Table 21. HB1 Filter Coefficients

|  | Normalized | Decimal Coefficient (20- |
| :--- | :--- | :--- |
| HB1 Coefficient Number | Coefficient | Bit) |
| C1, C63 | -0.000019 | -10 |
| C2, C62 | 0 | 0 |
| C3, C61 | 0.000072 | 38 |
| C4, C60 | 0 | 0 |
| C5, C59 | -0.000195 | -102 |
| C6, C58 | 0 | 0 |
| C7, C57 | 0.000443 | 232 |
| C8, C56 | 0 | 0 |
| C9, C55 | -0.000891 | -467 |
| C10, C54 | 0 | 0 |
| C11, C53 | 0.001644 | 862 |
| C12, C52 | 0 | 0 |
| C13, C51 | -0.00284 | -1489 |
| C14, C50 | 0 | 0 |
| C15, C49 | 0.004654 | 2440 |
| C16, C48 | 0 | 0 |
| C17, C47 | -0.007311 | -3833 |
| C18, C46 | 0 | 0 |
| C19, C45 | 0.011122 | 5831 |
| C20, C44 | 0 | 0 |
| C21, C43 | -0.016554 | -8679 |
| C22, C42 | 0 | 0 |
| C23, C41 | 0.02442 | 12803 |
| C24, C40 | 0 | 0 |
|  |  |  |

Table 21. HB1 Filter Coefficients


Figure 93. HB1 Filter Response

## TB2 Filter Description

The TB2 uses a 26 -tap, symmetrical, fixed coefficient filter implementation that is optimized for low power consumption. The TB2 filter is only used when decimation ratios of 6,12 , or 24 are required. Table 22 and Figure 94 show the coefficients and response of the TB2 filter.

Table 22. TB2 Filter Coefficients

| TB2 Coefficient Number | Normalized <br> Coefficient | Decimal Coefficient (19- <br> Bit) |
| :--- | :--- | :--- |
| C1, C26 | -0.000190 | -50 |
| C2, C25 | -0.000793 | 208 |
| C3, C24 | -0.00113 | -298 |
| C4, C23 | 0.000915 | 240 |
| C5, C22 | 0.006290 | 1649 |
| C6, C21 | 0.009822 | 2575 |
| C7, C20 | 0.000915 | 240 |
| C8, C19 | -0.023483 | -6156 |
| C9, C18 | -0.043151 | -11312 |
| C10, C17 | -0.019317 | -5064 |
| C11, C16 | 0.071327 | 18698 |
| C12, C15 | 0.201171 | 52736 |

## DIGITAL DOWNCONVERTER (DDC)

Table 22. TB2 Filter Coefficients


Figure 94. TB2 Filter Response

## TB1 Filter Description

The TB1 decimate by 3, low-pass, FIR filter uses a 76-tap, symmetrical, fixed coefficient filter implementation. Table 23 shows the TB1 filter coefficients, and Figure 95 shows the TB1 filter response. TB1 is only supported in DDC0 and DDC1.

Table 23. TB1 Filter Coefficients

| TB1 Coefficient <br> Number | Decimal Coefficient | Quantized Coefficient (22-Bit) |
| :--- | :--- | :--- |
| 1,96 | -0.000023 | -96 |
| 2,75 | -0.000053 | -224 |
| 3,74 | -0.000037 | -156 |
| 4,73 | 0.000090 | 379 |
| 5,72 | 0.000291 | 1220 |
| 6,71 | 0.000366 | 1534 |
| 7,70 | 0.000095 | 398 |
| 8,69 | -0.000463 | -1940 |
| 9,68 | -0.000822 | -3448 |
| 10,67 | -0.000412 | -1729 |
| 11,66 | 0.000739 | 3100 |
| 12,65 | 0.001665 | 6984 |
| 13,64 | 0.001132 | 4748 |
| 14,63 | -0.000981 | -4114 |
| 15,62 | -0.002961 | -12418 |
| 16,61 | -0.002438 | -10226 |
| 17,60 | 0.001087 | 4560 |
| 18,59 | 0.004833 | 20272 |
| 19,58 | 0.004614 | 19352 |
| 20,57 | -0.000871 | -3652 |

Table 23. TB1 Filter Coefficients


Figure 95. TB1 Filter Response

## FB2 Filter Description

The FB2 decimate by 5 , low-pass, FIR filter uses a 48 -tap, symmetrical, fixed coefficient filter implementation. Table 24 shows the FB2 filter coefficients, and Figure 96 shows the FB2 filter response.

Table 24. FB2 Filter Coefficients

| FB2 Coefficient <br> Number | Decimal Coefficient | Quantized Coefficient (21-Bit) |
| :--- | :--- | :--- |
| 1,48 | 0.000007 | 7 |
| 2,47 | -0.000004 | -4 |
| 3,46 | -0.000069 | -72 |
| 4,45 | -0.000244 | -256 |

## DIGITAL DOWNCONVERTER (DDC)

Table 24. FB2 Filter Coefficients

| FB2 Coefficient <br> Number | Decimal Coefficient | Quantized Coefficient (21-Bit) |
| :--- | :--- | :--- |
| 5,44 | -0.000544 | -570 |
| 6,43 | -0.000870 | -912 |
| 7,42 | -0.000962 | -1009 |
| 8,41 | -0.000448 | -470 |
| 9,40 | 0.000977 | 1024 |
| 10,39 | 0.003237 | 3394 |
| 11,38 | 0.005614 | 5887 |
| 12,37 | 0.006714 | 7040 |
| 13,36 | 0.004871 | 5108 |
| 14,35 | -0.001011 | -1060 |
| 15,34 | -0.010456 | -10964 |
| 16,33 | -0.020729 | -21736 |
| 17,32 | -0.026978 | -28288 |
| 18,31 | -0.023453 | -24592 |
| 19,30 | -0.005608 | -5880 |
| 20,29 | 0.027681 | 29026 |
| 21,28 | 0.072720 | 76252 |
| 22,27 | 0.121223 | 127112 |
| 23,26 | 0.162346 | 170232 |
| 24,25 | 0.185959 | 194992 |



Figure 96. FB2 Filter Response

## DDC GAIN STAGE

Each DDC contains an independently controlled gain stage. The gain is selectable as either 0 dB or 6 dB . When mixing a real input signal down to baseband, it is recommended that the user enable the 6 dB of gain to recenter the dynamic range of the signal within the full scale of the output bits.
When mixing a complex input signal down to baseband, the mixer has already recentered the dynamic range of the signal within the full scale of the output bits, and no additional gain is necessary. However, the optional 6 dB gain compensates for low signal strengths. The downsample by 2 portion of the HB1 FIR filter is bypassed when using the complex to real conversion stage. The TB1 filter does not have the 6 dB gain stage.

## DDC COMPLEX TO REAL CONVERSION

Each DDC contains an independently controlled complex to real conversion block. The complex to real conversion block reuses the last filter (HB1 FIR) in the filtering stage along with an $\mathrm{f}_{\mathrm{S}} / 4$ complex mixer to upconvert the signal. After upconverting the signal, the $Q$ portion of the complex mixer is no longer needed and is dropped. The TB1 filter does not support complex to real conversion.

Figure 97 shows a simplified block diagram of the complex to real conversion.

DIGITAL DOWNCONVERTER (DDC)


Figure 97. Complex to Real Conversion Block

## DIGITAL DOWNCONVERTER (DDC)

## DDC MIXED DECIMATION SETTINGS

The AD9699 also supports DDCs with different decimation rates. In this scenario, the chip decimation ratio must be set to the lowest decimation ratio of all the DDC channels. Samples of higher decimation ratio DDCs are repeated to match the chip decimation ratio sample rate. Only mixed decimation ratios that are integer multiples of 2 are supported. For example, decimate by 1, 2, 4, 8 , or 16 can be mixed together, decimate by $3,6,12,24$, or 48 can be mixed together, or decimate by $5,10,20$, or 40 can be mixed together.

Table 25 shows the DDC sample mapping when the chip decimation ratio is different than the DDC decimation ratio.

For example, if the chip decimation ratio is set to decimate by 4 , DDCO is set to use the HB2 + HB1 filters (complex outputs are decimate by 4) and DDC1 is set to use the HB4 + HB3 + HB2 + HB1 filters (real outputs are decimate by 8 ), then DDC1 repeats its output data two times for every one DDCO output. The resulting output samples are shown in Table 26.

Table 25. Sample Mapping when the Chip Decimation Ratio (DCM) Does Not Match DDC DCM

| Sample Index | DDC DCM = Chip DCM | DDC DCM $=2 \times$ Chip DCM | DDC DCM $=4 \times$ Chip DCM | DDC DCM $=8 \times$ Chip DCM |
| :---: | :---: | :---: | :---: | :---: |
| 0 | N | N | N | N |
| 1 | $\mathrm{N}+1$ | $N$ | N | N |
| 2 | $\mathrm{N}+2$ | $N+1$ | N | N |
| 3 | $N+3$ | $N+1$ | $N$ | N |
| 4 | $N+4$ | $\mathrm{N}+2$ | $\mathrm{N}+1$ | N |
| 5 | N+5 | $\mathrm{N}+2$ | $\mathrm{N}+1$ | N |
| 6 | N+6 | $\mathrm{N}+3$ | $\mathrm{N}+1$ | N |
| 7 | $\mathrm{N}+7$ | $N+3$ | $\mathrm{N}+1$ | N |
| 8 | $\mathrm{N}+8$ | $\mathrm{N}+4$ | $\mathrm{N}+2$ | $\mathrm{N}+1$ |
| 9 | $\mathrm{N}+9$ | $N+4$ | $\mathrm{N}+2$ | $\mathrm{N}+1$ |
| 10 | $\mathrm{N}+10$ | $N+5$ | $\mathrm{N}+2$ | $\mathrm{N}+1$ |
| 11 | $N+11$ | $N+5$ | $\mathrm{N}+2$ | $\mathrm{N}+1$ |
| 12 | $\mathrm{N}+12$ | $N+6$ | $\mathrm{N}+3$ | $\mathrm{N}+1$ |
| 13 | $N+13$ | $N+6$ | $\mathrm{N}+3$ | $\mathrm{N}+1$ |
| 14 | $N+14$ | $\mathrm{N}+7$ | $N+3$ | $\mathrm{N}+1$ |
| 15 | $N+15$ | $N+7$ | $N+3$ | $\mathrm{N}+1$ |
| 16 | $N+16$ | $N+8$ | $\mathrm{N}+4$ | $\mathrm{N}+2$ |
| 17 | $\mathrm{N}+17$ | $N+8$ | $\mathrm{N}+4$ | $\mathrm{N}+2$ |
| 18 | $N+18$ | $N+9$ | $\mathrm{N}+4$ | $\mathrm{N}+2$ |
| 19 | $N+19$ | $N+9$ | $\mathrm{N}+4$ | $\mathrm{N}+2$ |
| 20 | $\mathrm{N}+20$ | $N+10$ | $N+5$ | $\mathrm{N}+2$ |
| 21 | $N+21$ | $N+10$ | $N+5$ | $\mathrm{N}+2$ |
| 22 | $N+22$ | $N+11$ | $N+5$ | $\mathrm{N}+2$ |
| 23 | $\mathrm{N}+23$ | $N+11$ | $N+5$ | $\mathrm{N}+2$ |
| 24 | $\mathrm{N}+24$ | $N+12$ | N+6 | $\mathrm{N}+3$ |
| 25 | $\mathrm{N}+25$ | $N+12$ | $N+6$ | $\mathrm{N}+3$ |
| 26 | $\mathrm{N}+26$ | $N+13$ | $\mathrm{N}+6$ | $\mathrm{N}+3$ |
| 27 | $\mathrm{N}+27$ | $N+13$ | $\mathrm{N}+6$ | $\mathrm{N}+3$ |
| 28 | $N+28$ | $N+14$ | $\mathrm{N}+7$ | $\mathrm{N}+3$ |
| 29 | $\mathrm{N}+29$ | $N+14$ | $\mathrm{N}+7$ | $\mathrm{N}+3$ |
| 30 | $N+30$ | $N+15$ | $\mathrm{N}+7$ | $\mathrm{N}+3$ |
| 31 | $N+31$ | $N+15$ | N+7 | N+3 |

## DIGITAL DOWNCONVERTER (DDC)

Table 26. Chip DCM $=4$, DDCO DCM $=4$ (Complex), and DDC1 DCM $=8$ (Real) ${ }^{1}$

| DDC Input Samples | DDCO |  | DDC1 |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Output Port I | Output Port Q | Output Port I | Output Port Q |
| N | IO[N] | QO[ $]$ | 11[N] | Not applicable |
| $\mathrm{N}+1$ | 10[N] | QO[ N$]$ | 11[N] | Not applicable |
| $\mathrm{N}+2$ | $10[\mathrm{~N}]$ | QO[ $]$ | 11[N] | Not applicable |
| $N+3$ | IO[N] | QO[ $]$ | $11[\mathrm{~N}]$ | Not applicable |
| $\mathrm{N}+4$ | $10[\mathrm{~N}+1]$ | Qo[ $\mathrm{N}+1$ ] | 11[N] | Not applicable |
| $N+5$ | $10[\mathrm{~N}+1]$ | QO[ $\mathrm{N}+1$ ] | 11[N] | Not applicable |
| $N+6$ | $10[\mathrm{~N}+1]$ | Qo[ $\mathrm{N}+1$ ] | 11[N] | Not applicable |
| $\mathrm{N}+7$ | $10[\mathrm{~N}+1]$ | QO[ $\mathrm{N}+1$ ] | $11[\mathrm{~N}]$ | Not applicable |
| $\mathrm{N}+8$ | $10[\mathrm{~N}+2]$ | QO[ $\mathrm{N}+2$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $\mathrm{N}+9$ | $10[\mathrm{~N}+2]$ | QO[ $\mathrm{N}+2$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+10$ | $10[\mathrm{~N}+2]$ | QO[ $\mathrm{N}+2$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+11$ | $10[\mathrm{~N}+2]$ | QO[ $\mathrm{N}+2$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+12$ | $10[\mathrm{~N}+3]$ | QO[ $\mathrm{N}+3$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+13$ | $10[\mathrm{~N}+3]$ | Q0[ $\mathrm{N}+3$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+14$ | $10[\mathrm{~N}+3]$ | QO[ $\mathrm{N}+3$ ] | $11[\mathrm{~N}+1]$ | Not applicable |
| $N+15$ | $10[\mathrm{~N}+3]$ | QO[ $\mathrm{N}+3$ ] | $11[\mathrm{~N}+1]$ | Not applicable |

${ }^{1}$ DCM means decimation.

## DDC EXAMPLE CONFIGURATIONS

Table 27 describes the register settings for multiple DDC example configurations.
Table 27. DDC Example Configurations (Per ADC Channel Pair)

| Chip Application Layer | Chip Decimation Ratio | DDC Output Type | Bandwidth Per DDC ${ }^{1}$ | No. of Virtual Converters Required | Register Settings |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Two DDCs | 4 | Real | $10 \% \times \mathrm{f}_{\mathrm{S}}$ | 2 | $0 \times 0200=0 \times 22$ (two DDCs, I only selected) <br> $0 \times 0201=0 \times 02$ (chip decimate by 4) <br> $0 \times 0310,0 \times 0330=0 \times 49$ (real mixer, 6 dB gain variable IF, real output, HB3 <br> + HB2 + HB1 filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 x 0316,0 x 0317,0 x 0318,0 \times 0319,0 \times 031 \mathrm{~A}, 0 x 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, <br> $0 x 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 \times 0322=$ FTW and POW set as required by application for DDCO <br> $0 \times 0336,0 \times 0337,0 \times 0338,0 \times 0339,0 \times 033 A, 0 \times 033 B, 0 \times 033 D, 0 x 033 E$, $0 x 033 F, 0 \times 0340,0 x 0341,0 x 0342=$ FTW and POW set as required by application for DDC1 |
| Two DDCs | 4 | Complex | $20 \% \times f_{S}$ | 4 | $0 \times 0200=0 \times 02$ (two DDCs, $/ / Q$ selected) <br> $0 x 0201=0 \times 02$ (chip decimate by 4) <br> $0 \times 0310,0 \times 0330=0 \times 40$ (real mixer, 6 dB gain, variable IF, complex output, <br> HB2 + HB1 filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 x 0316,0 x 0317,0 x 0318,0 \times 0319,0 \times 031 \mathrm{~A}, 0 x 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, <br> $0 x 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 \times 0322=$ FTW and POW set as required by application for DDCO |

## DIGITAL DOWNCONVERTER (DDC)

Table 27. DDC Example Configurations (Per ADC Channel Pair)

| Chip Application Layer | Chip Decimation Ratio | DDC Output Type | Bandwidth Per DDC ${ }^{1}$ | No. of Virtual Converters Required | Register Settings |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $0 x 0336,0 \times 0337,0 \times 0338,0 \times 0339,0 x 033 A, 0 x 033 B, 0 x 033 D, 0 \times 033 E$, $0 x 033 F, 0 x 0340,0 x 0341,0 x 0342=F T W$ and POW set as required by application for DDC1 |
| Two DDCs | 8 | Real | $5 \% \times f_{s}$ | 2 | $0 \times 0200=0 \times 22$ (two DDCs, I only selected) <br> $0 \times 0201=0 \times 03$ (chip decimate by 8 ) <br> $0 \times 0310,0 \times 0330=0 \times 4 \mathrm{~A}$ (real mixer, 6 dB gain, variable IF, real output, HB 4 <br> $+\mathrm{HB} 3+\mathrm{HB} 2+\mathrm{HB} 1$ filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 \times 0316,0 \times 0317,0 \times 0318,0 \times 0319,0 \times 031 \mathrm{~A}, 0 \times 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, <br> $0 \times 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 \times 0322=$ FTW and POW set as required by application for DDC0 <br> $0 \times 0336,0 \times 0337,0 \times 0338,0 \times 0339,0 \times 033 \mathrm{~A}, 0 \times 033 \mathrm{~B}, 0 \times 033 \mathrm{D}, 0 \times 033 \mathrm{E}$, $0 x 033 F, 0 \times 0340,0 \times 0341,0 x 0342=$ FTW and POW set as required by application for DDC1 |
| Four DDCs | 8 | Complex | $10 \% \times \mathrm{f}_{\mathrm{S}}$ | 8 | $0 \times 0200=0 \times 03$ (four DDCs, I/Q selected) <br> $0 \times 0201=0 \times 03$ (chip decimate by 8 ) <br> $0 \times 0310,0 \times 0330,0 \times 0350,0 \times 0370=0 \times 41$ (real mixer, 6 dB gain, variable IF, complex output, HB3 + HB2 + HB1 filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 \times 0311=0 \times 00$ (DDC2 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC3 decimation rate selection) <br> $0 x 0316,0 \times 0317,0 x 0318,0 \times 0319,0 \times 031 \mathrm{~A}, 0 \times 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, <br> $0 x 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 x 0322=$ FTW and POW set as required by application for DDCO <br> $0 x 0336,0 \times 0337,0 x 0338,0 x 0339,0 \times 033 A, 0 x 033 B, 0 \times 033 D, 0 x 033 E$, $0 x 033 F, 0 x 0340,0 x 0341,0 x 0342=$ FTW and POW set as required by application for DDC1 <br> $0 x 0356,0 \times 0357,0 x 0358,0 x 0359,0 x 035 \mathrm{~A}, 0 \times 035 \mathrm{~B}, 0 \times 035 \mathrm{D}, 0 \times 035 \mathrm{E}$, $0 x 035 F, 0 x 0360,0 x 0361,0 x 0362=F T W$ and POW set as required by application for DDC2 <br> $0 x 0376,0 x 0377,0 x 0378,0 x 0379,0 x 037 \mathrm{~A}, 0 \times 037 \mathrm{~B}, 0 \times 037 \mathrm{D}, 0 \times 037 \mathrm{E}$, $0 x 037 \mathrm{~F}, 0 \times 0380,0 \times 0381,0 x 0382=$ FTW and POW set as required by application for DDC3 |
| Four DDCs | 8 | Real | $5 \% \times f_{\text {S }}$ | 4 | $0 \times 0200=0 \times 23$ (four DDCs, I only selected) <br> $0 \times 0201=0 \times 03$ (chip decimate by 8 ) <br> $0 \times 0310,0 \times 0330,0 \times 0350,0 \times 0370=0 \times 4 \mathrm{~A}$ (real mixer, 6 dB gain, variable IF , real output, HB4 + HB3 + HB2 + HB1 filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 \times 0311=0 \times 00$ (DDC2 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC3 decimation rate selection) <br> $0 x 0316,0 \times 0317,0 x 0318,0 x 0319,0 \times 031 \mathrm{~A}, 0 \times 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, $0 x 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 x 0322=$ FTW and POW set as required by application for DDCO <br> $0 x 0336,0 \times 0337,0 x 0338,0 \times 0339,0 \times 033 A, 0 \times 033 B, 0 \times 033 D, 0 x 033 E$, $0 x 033 F, 0 \times 0340,0 \times 0341,0 x 0342=F T W$ and POW set as required by application for DDC1 |

## DIGITAL DOWNCONVERTER (DDC)

Table 27. DDC Example Configurations (Per ADC Channel Pair)

| Chip Application Layer | Chip Decimation Ratio | DDC Output Type | Bandwidth Per DDC ${ }^{1}$ | No. of Virtual Converters Required | Register Settings |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $0 x 0356,0 \times 0357,0 \times 0358,0 \times 0359,0 \times 035 \mathrm{~A}, 0 \times 035 \mathrm{~B}, 0 \times 035 \mathrm{D}, 0 \times 035 \mathrm{E}$, $0 x 035 F, 0 x 0360,0 x 0361,0 x 0362=F T W$ and POW set as required by application for DDC2 <br> $0 x 0376,0 \times 0377,0 \times 0378,0 \times 0379,0 \times 037 \mathrm{~A}, 0 \times 037 \mathrm{~B}, 0 \times 037 \mathrm{D}, 0 \times 037 \mathrm{E}$, $0 \times 037 \mathrm{~F}, 0 \times 0380,0 \times 0381,0 \times 0382=$ FTW and POW set as required by application for DDC3 |
| Four DDCs | 16 | Complex | $5 \% \times f_{S}$ | 8 | $0 \times 0200=0 \times 03$ (four DDCs, I/Q selected) <br> $0 \times 0201=0 \times 04$ (chip decimate by 16) <br> $0 \times 0310,0 \times 0330,0 \times 0350,0 \times 0370=0 \times 42$ (real mixer, 6 dB gain, variable IF , complex output, HB4 + HB3 + HB2 + HB1 filters) <br> $0 \times 0311=0 \times 00$ (DDC0 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC1 decimation rate selection) <br> $0 \times 0311=0 \times 00$ (DDC2 decimation rate selection) <br> $0 \times 0331=0 \times 00$ (DDC3 decimation rate selection) <br> $0 \times 0316,0 \times 0317,0 \times 0318,0 \times 0319,0 \times 031 \mathrm{~A}, 0 \times 031 \mathrm{~B}, 0 \times 031 \mathrm{D}, 0 \times 031 \mathrm{E}$, $0 x 031 \mathrm{~F}, 0 \times 0320,0 \times 0321,0 \times 0322=$ FTW and POW set as required by application for DDCO <br> $0 x 0336,0 \times 0337,0 x 0338,0 \times 0339,0 \times 033 A, 0 x 033 B, 0 x 033 D, 0 x 033 E$, $0 \times 033 F, 0 \times 0340,0 \times 0341,0 \times 0342=$ FTW and POW set as required by application for DDC1 <br> $0 x 0356,0 \times 0357,0 x 0358,0 x 0359,0 \times 035 \mathrm{~A}, 0 \times 035 \mathrm{~B}, 0 \times 035 \mathrm{D}, 0 \times 035 \mathrm{E}$, $0 \times 035 \mathrm{~F}, 0 \times 0360,0 \times 0361,0 \times 0362=$ FTW and POW set as required by application for DDC2 <br> $0 x 0376,0 \times 0377,0 x 0378,0 x 0379,0 \times 037 \mathrm{~A}, 0 \times 037 B, 0 \times 037 \mathrm{D}, 0 \times 037 \mathrm{E}$, $0 x 037 \mathrm{~F}, 0 \times 0380,0 \times 0381,0 \times 0382=$ FTW and POW set as required by application for DDC3 |

${ }^{1} f_{S}$ is the ADC sample rate.

## DDC POWER CONSUMPTION

Table 28 describes the typical and maximum DVDD and DRVDD1 power for certain DDC modes; $f_{S}=3 \mathrm{GHz}$ in all cases.
Table 28. DDC Power Consumption for Example Configurations

| Number of DDCs | DDC Decimation Ratio ${ }^{1}$ | Number of Lanes (L) | Number of Virtual Converters (M) | Number of Octets per Frame (F) | DVDD Power (mW) |  | DRVDD1 Power (mW) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Max | Typ | Max |
| 2 | 2 | 8 | 4 | 1 | 615 | 1190 | 415 | 565 |
| 2 | 3 | 8 | 4 | 1 | 675 | 1250 | 310 | 435 |
| 2 | 4 | 8 | 4 | 1 | 585 | 1150 | 250 | 370 |
| 2 | 6 | 4 | 4 | 2 | 590 | 1145 | 175 | 275 |
| 2 | 8 | 4 | 4 | 2 | 570 | 1120 | 145 | 245 |
| 2 | 12 | 2 | 4 | 4 | 585 | 1135 | 105 | 205 |
| 4 | 4 | 8 | 8 | 2 | 745 | 1350 | 415 | 570 |
| 4 | 6 | 8 | 8 | 2 | 755 | 1365 | 305 | 440 |
| 4 | 8 | 8 | 8 | 2 | 715 | 1320 | 250 | 370 |

[^7]
## SIGNAL MONITOR

The signal monitor block provides additional information about the signal being digitized by the ADC. The signal monitor computes the peak magnitude of the digitized signal. This information can be used to drive an AGC loop to optimize the range of the ADC in the presence of real-world signals.

The results of the signal monitor block can be obtained either by reading back the internal values from the SPI port or by embedding the signal monitoring information into the JESD204B interface as separate control bits. A global, 24-bit programmable period controls the duration of the measurement. Figure 98 shows the simplified block diagram of the signal monitor block.


Figure 98. Signal Monitor Block
The peak detector captures the largest signal within the observation period. The detector only observes the magnitude of the signal. The resolution of the peak detector is a 13-bit value, and the observation period is 24 bits and represents converter output samples. The peak magnitude can be derived by using the following equation:
Peak Magnitude (dBFS) $=20 \log$ (Peak Detector Value/2 ${ }^{13}$ )
The magnitude of the input port signal is monitored over a programmable time period, which is determined by the signal monitor period register (SMPR). The peak detector function is enabled by setting Bit 1 in the signal monitor control register (Register 0x0270). The 24-bit SMPR must be programmed before activating this mode.

After enabling peak detection mode, the value in the SMPR is loaded into a monitor period timer, which decrements at the decimated clock rate. The magnitude of the input signal is compared with the value in the internal magnitude storage register (not accessible to the user), and the greater of the two is updated as the current peak level. The initial value of the magnitude storage register is set to the current ADC input signal magnitude. This comparison continues until the monitor period timer reaches a count of 1 .

When the monitor period timer reaches a count of 1 , the 13-bit peak level value is transferred to the signal monitor holding register, which can be read through the memory map or output through the SPORT over the JESD204B interface. The monitor period timer is reloaded with the value in the SMPR, and the countdown restarts. In addition, the magnitude of the first input sample is updated in the magnitude storage register, and the comparison and update procedure, as explained previously, continues.

To enable Signal Monitor feature:

1. Enable signal monitoring and set SMPR accordingly.
2. Write result update bit through SPI (register 0x274[4]). This would update the frame counter and the signal monitor result. Please see register map for more details.
3. Read frame counter register ( $0 \times 278$ )
4. Repeat steps 2 and 3 , until the frame counter register ( $0 \times 278$ ) read back a different value. This indicates that the signal monitor result has been updated and is ready for read back.
5. Read signal monitor result (registers $0 \times 275$ to $0 \times 277$ ). The signal monitor result is 13 bit. Only the upper 13 bit of the 20 -bit word read back is valid (MSB aligned).

## SPORT OVER JESD204B

The signal monitor data can also be serialized and sent over the JESD204B interface as control bits. These control bits must be deseriaized from the samples to reconstruct the statistical data. The signal control monitor function is enabled by setting Bits[1:0] of Register 0x0279 and Bit 1 of Register 0x027A. Figure 99 shows two different example configurations for the signal monitor control bit locations inside the JESD204B samples. A maximum of three control bits can be inserted into the JESD204B samples. However, only one control bit is required for the signal monitor. Control bits are inserted from MSB to LSB. If only one control bit is to be inserted ( $C S=1$ ), only the most significant control bit is used (see Example Configuration 1 and Example Configuration 2 in Figure 99). To select the SPORT over JESD204B option, program Register 0x0559, Register 0x055A, and Register 0x058F. See Table 44 for more information on setting these bits.
Figure 100 shows the 25 -bit frame data that encapsulates the peak detector value. The frame data is transmitted MSB first with five 5 -bit subframes. Each subframe contains a start bit that can be used by a receiver to validate the deserialized data. Figure 101 shows the SPORT over JESD204B signal monitor data with a monitor period timer set to 80 samples.


Figure 99. Signal Monitor Control Bit Locations


Figure 100. SPORT over JESD204B Signal Monitor Frame Data


Figure 101. SPORT over JESD204B Signal Monitor Example with Period $=80$ Samples

AD9699

## DIGITAL OUTPUTS

## INTRODUCTION TO THE JESD204B INTERFACE

The AD9699 digital outputs are designed to the JEDEC standard JESD204B, serial interface for data converters. JESD204B is a protocol to link the AD9699 to a digital processing device over a serial interface with lane rates of up to 16 Gbps . The benefits of the JESD204B interface over LVDS include a reduction in required board area for data interface routing and an ability to enable smaller packages for converter and logic devices.

## JESD204B OVERVIEW

The JESD204B data transmit block assembles the parallel data from the ADC into frames and uses 8 -bit/10-bit encoding as well as optional scrambling to form serial output data. Lane synchronization is supported through the use of separate control characters during the initial establishment of the link. Additional control characters are embedded in the data stream to maintain synchronization thereafter. A JESD204B receiver is required to complete the serial link. For additional details on the JESD204B interface, refer to the JESD204B standard.

The AD9699 JESD204B data transmit block maps one physical ADC or up to eight virtual converters (when DDCs are enabled) over a link. A link can be configured to use one, two, four, or eight JESD204B lanes. The JESD204B specification refers to a number of parameters to define the link, and these parameters must match between the JESD204B transmitter (the AD9699 output) and the JESD204B receiver (the logic device input).
The JESD204B link is described according to the following parameters:

- $L$ is the number of lanes per converter device (lanes per link). AD9699 value $=1,2,4$, or 8 .
- $M$ is the number of converters per converter device (virtual converters per link). AD9699 value $=1,2,4$, or 8 .
- $F$ is the octets per frame. AD9699 value $=1,2,4,8$, or 16 .
- $\mathrm{N}^{\prime}$ is the number of bits per sample (JESD204B word size). AD9699 value $=8$ or 16 .
- $N$ is the converter resolution. AD9699 value $=7$ to 16.
- CS is the number of control bits per sample. AD9699 value $=0,1,2$, or 3 .
- K is the number of frames per multiframe. AD9699 value $=4,8,12,16,20,24,28$, or 32 .
- S is the samples transmitted per single converter per frame cycle. AD9699 value is set automatically based on L, M, F, and $\mathrm{N}^{\prime}$.
- HD is the high density mode. the AD9699 mode is set automatically based on $\mathrm{L}, \mathrm{M}, \mathrm{F}$, and $\mathrm{N}^{\prime}$.
- CF is the number of control words per frame clock cycle per converter device. AD9699 value $=0$.

Figure 102 shows a simplified block diagram of the AD9699 JESD204B link. By default, the AD9699 is configured to use one converter and four lanes. The converter data is output to SERDOUT0 $\pm$ and/or SERDOUT1 $\pm$ and/or SERDOUT2 $\pm$ and/or SERDOUT3 $\pm$.

By default in the AD9699, the 14-bit converter word is broken into two octets (eight bits of data). Bit 13 (MSB) through Bit 6 are in the first octet. The second octet contains Bit 5 through Bit 0 (LSB) and two tail bits. The tail bits can be configured as zeros or as a pseudorandom number sequence. The tail bits can also be replaced with control bits indicating overrange, SYSREF $\pm$, or fast detect output.

The two resulting octets can be scrambled. Scrambling is optional. However, it is recommended to avoid spectral peaks when transmitting similar digital data patterns. The scrambler uses a self synchronizing, polynomial-based algorithm defined by the equation $1+$ $x^{14}+x^{15}$. The descrambler in the receiver is a self synchronizing version of the scrambler polynomial.

The two octets are then encoded with an 8-bit/10-bit encoder. The 8-bit/10-bit encoder works by taking eight bits of data (an octet) and encoding them into a 10 -bit symbol. Figure 103 shows how the 14-bit data is taken from the ADC, how the tail bits are added, how the two octets are scrambled, and how the octets are encoded into two 10 -bit symbols. Figure 103 shows the default data format.


Figure 102. Transmit Link Simplified Block Diagram Showing Full Bandwidth Mode (Register 0x0200 $=0 \times 00$ )

## DIGITAL OUTPUTS



Figure 103. ADC Output Datapath Showing Data Framing


Figure 104. Data Flow

## FUNCTIONAL OVERVIEW

The block diagram in Figure 104 shows the flow of data through the JESD204B hardware from the sample input to the physical output. The processing can be divided into layers that are derived from the open source initiative (OSI) model widely used to describe the abstraction layers of communications systems. These layers are the transport layer, data link layer, and physical layer (serializer and output driver).

## Transport Layer

The transport layer handles packing the data (consisting of samples and optional control bits) into JESD204B frames that are mapped to 8 -bit octets. These octets are sent to the data link layer. The transport layer mapping is controlled by rules derived from the link parameters. Tail bits are added to fill gaps where required. The following equation can be used to determine the number of tail bits within a sample (JESD204B word):
$\mathrm{T}=\mathrm{N}^{\prime}-\mathrm{N}-\mathrm{CS}$

## Data Link Layer

The data link layer is responsible for the low level functions of passing data across the link. These functions include optionally scrambling the data, inserting control characters for multichip synchronization/lane alignment/monitoring, and encoding 8 -bit octets into 10 -bit symbols. The data link layer is also responsible for sending the initial lane alignment sequence (ILAS), which contains the link configuration data used by the receiver to verify the settings in the transport layer.

## Physical Layer

The physical layer consists of the high speed circuitry clocked at the serial clock rate. In this layer, parallel data is converted into one, two, or four lanes of high speed differential serial data.

## JESD204B LINK ESTABLISHMENT

The AD9699 JESD204B transmitter (Tx) interface operates in Subclass 1 as defined in the JEDEC Standard 204B (July 2011 specification). The link establishment process is divided into the following steps: code group synchronization and SYNCINB士, initial lane alignment sequence, and user data and error correction.

## Code Group Synchronization (CGS) and SYNCINB $\pm$

The CGS is the process by which the JESD204B receiver finds the boundaries between the 10-bit symbols in the stream of data. During the CGS phase, the JESD204B transmit block transmits /K28.5/ characters. The receiver must locate /K28.5/ characters in its input data stream using clock and data recovery (CDR) techniques.
The receiver issues a synchronization request by asserting the SYNCINB $\pm$ pin of the AD9699 low. The JESD204B Tx then begins sending $/ K /$ characters. After the receiver synchronizes, it waits for the correct reception of at least four consecutive $/ K /$ symbols. It then deasserts SYNCINB $\pm$. The AD9699 then transmits an ILAS on the following LMFC boundary.

For more information on the code group synchronization phase, refer to the JEDEC Standard JESD204B, July 2011, Section 5.3.3.1.

The SYNCINB $\pm$ pin operation can also be controlled by the SPI. The SYNCINB $\pm$ signal is a differential dc-coupled LVDS mode

## DIGITAL OUTPUTS

signal by default, but it can also be driven single-ended. For more information on configuring the SYNCINB $\pm$ pin operation, refer to Register 0x0572.
The SYNCINB $\pm$ pins can also be configured to run in CMOS (single-ended) mode, by setting Bit 4 in Register 0x0572. When running SYNCINB $\pm$ in CMOS mode, connect the CMOS SYNCINB signal to Pin N13 (SYNCINB+) and leave Pin R13 (SYNCINB-) floating.

## Initial Lane Alignment Sequence (ILAS)

The ILAS phase follows the CGS phase and begins on the next LMFC boundary. The ILAS consists of four multiframes, with an /R/ character marking the beginning and an /A/ character marking the end. The ILAS begins by sending an $/ R /$ character followed by 0 to 255 ramp data for one multiframe. On the second multiframe, the link configuration data is sent, starting with the third character. The second character is a/Q/ character to confirm that the link
configuration data is to follow. All undefined data slots are filled with ramp data. The ILAS sequence is never scrambled.
The ILAS sequence construction is shown in Figure 105. The four multiframes include the following:

- Multiframe 1 begins with an/R/ character (/K28.0/) and ends with an /A/ character (/K28.3/).
- Multiframe 2 begins with an /R/ character followed by a/Q/ character (/K28.4/), followed by link configuration parameters over 14 configuration octets (see Table 43) and ends with an /A/ character. Many of the parameter values are of the value - 1 notation.
- Multiframe 3 begins with an /R/ character (/K28.0/) and ends with an IA/ character (/K28.3/).
- Multiframe 4 begins with an /R/ character (/K28.0/) and ends with an /A/ character (/K28.3/).


Figure 105. Initial Lane Alignment Sequence

## DIGITAL OUTPUTS

## User Data and Error Detection

After the initial lane alignment sequence is complete, the user data is sent. Normally, within a frame, all characters are considered user data. However, to monitor the frame clock and multiframe clock synchronization, there is a mechanism for replacing characters with $/ \mathrm{F} /$ or $/ \mathrm{A} /$ alignment characters when the data meets certain conditions. These conditions are different for unscrambled and scrambled data. The scrambling operation is enabled by default. However, it can be disabled using the SPI.
For scrambled data, any 0xFC character at the end of a frame is replaced by an $/ F /$, and any $0 x 7 C$ character at the end of a multiframe is replaced by an IA/. The JESD204B receiver (Rx) checks for $/ \mathrm{F} /$ and $/ \mathrm{A} /$ characters in the received data stream and verifies that they only occur in the expected locations. If an unexpected /F/ or $/ \mathrm{A} /$ character is found, the receiver handles the situation by using dynamic realignment or asserting the SYNCINB $\pm$ signal for more than four frames to initiate a resynchronization. For unscrambled data, if the final character of two subsequent frames is equal, the second character is replaced with an /F/ if it is at the end of a frame, and an $/ \mathrm{A} /$ if it is at the end of a multiframe.

Insertion of alignment characters can be modified using the SPI. The frame alignment character insertion (FACI) is enabled by default. More information on the link controls is available in the Memory Map section, Register 0x0571.

## 8-Bit/10-Bit Encoder

The 8-bit/10-bit encoder converts 8-bit octets into 10 -bit symbols and inserts control characters into the stream when needed. The control characters used in JESD204B are shown in Table 43. The 8 -bit10-bit encoding ensures that the signal is dc balanced by using the same number of ones and zeros across multiple symbols.

The 8-bit/10-bit interface has options that can be controlled via the SPI. These operations include bypass and invert. These options are troubleshooting tools for the verification of the digital front end (DFE). See the Memory Map section, Register 0x0572, Bits[2:1] for information on configuring the 8-bit/10-bit encoder.

## PHYSICAL LAYER (DRIVER) OUTPUTS

## Digital Outputs, Timing, and Controls

The AD9699 physical layer consists of drivers that are defined in the JEDEC Standard JESD204B, July 2011. The differential digital outputs are powered up by default. The drivers use a dynamic $100 \Omega$ internal termination to reduce unwanted reflections.
Place a $100 \Omega$ differential termination resistor at each receiver input to result in a nominal $0.85 \times$ DRVDD1 V p-p swing at the receiver. The swing is adjustable through the SPI registers. AC coupling is recommended to connect to the receiver. See the Memory Map section (Register $0 \times 05 \mathrm{CO}$ to Register 0x05C3) for more details.

The AD9699 digital outputs can interface with custom ASICs and field programmable gate array (FPGA) receivers, providing superior switching performance in noisy environments. Single point-to-point network topologies are recommended with a single differential 100 $\Omega$ termination resistor placed as close to the receiver inputs as possible.
If there is no far end receiver termination, or if there is poor differential trace routing, timing errors can result. To avoid such timing errors, it is recommended that the trace length be less than six inches, and that the differential output traces be close together and at equal lengths.

Figure 106 to Figure 108 show examples of the digital output data eye, jitter histogram, and bathtub curve, respectively, for one AD9699 lane running at 16 Gbps . The format of the output data is twos complement by default. To change the output data format, see Memory Map section (Register 0x0561) for more details.


Figure 106. Digital Outputs Data Eye, External $100 \Omega$ Terminations at 16 Gbps


Figure 107. Digital Outputs Jitter Histogram, External $100 \Omega$ Terminations at 16 Gbps


Figure 108. Digital Outputs Bathtub Curve, External $100 \Omega$ Terminations at 16 Gbps

## De-Emphasis

De-emphasis enables the receiver eye diagram mask to be met in conditions where the interconnect insertion loss does not meet the JESD204B specification. Use the de-emphasis feature only when the receiver is unable to recover the clock due to excessive

## DIGITAL OUTPUTS

insertion loss. Under normal conditions, it is disabled to conserve power. Additionally, enabling and setting too high a de-emphasis value on a short link can cause the receiver eye diagram to fail. Use the de-emphasis setting with caution because it can increase electromagnetic interference (EMI). See the Memory Map section (Register 0x05C4 to Register 0x05CB) for more details.

## Phase-Locked Loop (PLL)

The PLL generates the serializer clock, which operates at the JESD204B lane rate. The status of the PLL lock can be checked in the PLL locked status bit (Register 0x056F, Bit 7). This read only bit notifies the user if the PLL achieved a lock for the specific setup. Register 0x056F also has a loss of lock (LOL) sticky bit (Bit 3) that notifies the user that a loss of lock is detected. The sticky bit can be reset by issuing a JESD204B link restart (Register 0x0571 = $0 \times 15$, followed by Register 0x0571 = 0x14). Refer to Table 30 for the reinitialization of the link following a link power cycle.

The JESD204B lane rate control, Bits[7:4] of Register 0x056E, must be set to correspond with the lane rate. Table 29 shows the lane rates supported by the AD9699 using Register 0x056E.
Table 29. AD9699 Register 0x056E Supported Lane Rates

| Value | Lane Rate |
| :--- | :--- |
| $0 \times 00$ | Lane rate $=6.75 \mathrm{Gbps}$ to 13.5 Gbps |
| $0 \times 10$ | Lane rate $=3.375 \mathrm{Gbps}$ to 6.75 Gbps |
| $0 \times 30$ | Lane rate $=13.5 \mathrm{Gbps}$ to 15.5 Gbps (default for AD9699) |
| $0 \times 50$ | Lane rate $=1.6875 \mathrm{Gbps}$ to 3.375 Gbps |

## $F_{s} \times 4$ MODE

$\mathrm{f}_{\mathrm{S}} \times 4$ mode adds a separate packing mode on top of a JESD204B transmitter/receiver to fix the serial lane rate at four times the sample rate ( $\mathrm{f}_{\mathrm{S}}$ ).

The JESD204B link settings are

- L = 4
- $M=1$
- $\mathrm{F}=2$
- $S=5$
- $\mathrm{N}^{\prime}=12$
- $N=12$
- $C S=0$
- $\mathrm{CF}=2$
- $\mathrm{HD}=1$

However, CF $=2$ is not supported by the design. Therefore, the following link parameters are used along with separate packing:

- $L=4$
- $M=1$
- $F=2$
- $S=4$
- $N^{\prime}=16$
- $\mathrm{N}=16$
- $C S=0$
- $\mathrm{CF}=0$
- $\mathrm{HD}=0$

In $\mathrm{f}_{\mathrm{S}} \times 4$ mode, five 12 -bit ADC samples (along with an extra 4 bits) are packed into four 16 -bit JESD204B samples to create a 64 -bit frame.

The following SPI writes are necessary to place the device in $f_{S} \times 4$ mode:

- Register $0 \times 0570=0 x F D$. This setting places the device in $M=1$, $\mathrm{L}=4, \mathrm{f}_{\mathrm{S}} \times 4$ mode.
- Register $0 \times 058 \mathrm{~F}=0 \times 0 \mathrm{~F}$. This setting places the device $\mathrm{CS}=0$, $\mathrm{N}^{\prime}=16$ mode.
- Register $0 \times 0590=0 \times 2$ F. This setting places the device in Subclass 1 mode, $\mathrm{N}=16$.
- Register 0x56E must be set based on lane rate. For example, at 3 GSPS, the lane rate in $\mathrm{f}_{\mathrm{S}} \times 4$ mode is 12 Gbps . Register $0 \times 56 \mathrm{E}$ $=0 \times 00$.
- The lane rate of $f_{S} \times 4$ mode can be calculated using the following equation.

Lane Rate $\left(f_{S} \times 4\right.$ mode $)=\frac{M \times N^{\prime} \times\left(\frac{10}{8}\right) \times f_{S}}{L} \times$ (data packing ratio)
where $f_{S} \times 4$ data packing ratio $=4 / 5$
In the AD9699, $M=1$ and $N^{\top}=16$
Lane Rate ( $f_{S} \times 4$ mode $)=1 \times 16 \times(10 / 8) \times f_{S} \times 4 / 5 / L=f_{S} \times 16 / L$
For example:
$f_{S}=3$ GSPS, L $=4$
Lane Rate $=3 \times 16 / 4=12 \mathrm{Gbps}$
The transmit architecture of $f_{\mathrm{S}} \times 4$ mode is shown in Figure 109 and the receive portion is shown in Figure 110. $\mathrm{f}_{\mathrm{S}} \times 4$ mode only works in full bandwidth mode ( Register 0x0200 $=0 \times 00$ ).


Figure 109. $f_{S} \times 4$ Mode (Transmit)
$\mathrm{f}_{\mathrm{S}} \times 4$ MODE (RECEIVE)
LANE 0 LANE 1 LANE 2 LANE 3


Figure 110. $\mathrm{f}_{S} \times 4$ Mode (Receive)

## DIGITAL OUTPUTS

## SETTING UP THE AD9699 DIGITAL INTERFACE

To ensure proper operation of the AD9699 at startup, some SPI writes are required to initialize the link. Additionally, these registers must be written every time the ADC is reset. Any one of the following resets warrants the initialization routine for the digital interface:

- Hard reset, as with power-up.
- Power-up using the PDWN pin.
- Power-up using the SPI via Register 0x0002, Bits[1:0].
- SPI soft reset by setting Register $0 \times 0000=0 \times 81$.
- Datapath soft reset by setting Register 0x0001 $=0 \times 02$.
- JESD204B link power cycle by setting Register 0x0571 = 0x15, then $0 \times 14$.

The initialization SPI writes are as shown in Table 30.
Table 30. AD9699 JESD204B Initialization

| Register | Value |  |
| :--- | :--- | :--- |
| $0 \times 1228$ | $0 \times 4 \mathrm{~F}$ | Resment |
| $0 \times 1228$ | $0 \times 0 \mathrm{~F}$ | JESD204B 204 B start-up circuit |
| $0 \times 1222$ | $0 \times 00$ | JESD204B PLI force normal operation |
| $0 \times 1222$ | $0 \times 04$ | Reset JESD204B PLL calibration |
| $0 \times 1222$ | $0 \times 00$ | JESD204B PLL normal operation |
| $0 \times 1262$ | $0 \times 08$ | Clear loss of lock bit |
| $0 \times 1262$ | $0 \times 00$ | Loss of lock bit normal operation |

The AD9699 has one JESD204B link. The serial outputs (SERDOUTO $\pm$ to SERDOUT7 $\pm$ ) are considered to be part of one JESD204B link. The basic parameters that determine the link setup are

- Number of lanes per link (L)
- Number of converters per link (M)
- Number of octets per frame (F)

If the internal DDCs are used for on-chip digital processing, M represents the number of virtual converters. The virtual converter mapping setup is shown in Figure 76.
The maximum lane rate allowed by the AD9699 is 16 Gbps . The lane rate is related to the JESD204B parameters using the following equation:
Lane Rate $=\frac{M \times N^{\prime} \times\left(\frac{10}{8}\right) \times f_{\text {OUT }}}{L}$
where $f_{\text {OUT }}=\frac{f_{A D C-C L O C K}}{\text { Decimation Ratio }}$
The decimation ratio (DCM) is the parameter programmed in Register 0x201.
Use the following procedure to configure the output:

1. Power down the link.
2. Select the JESD204B link configuration options.
3. Configure the detailed options.
4. Set output lane mapping (optional).
5. Set additional driver configuration options (optional).
6. Power up the link.
7. Initialize the JESD204B link by issuing the commands described in Table 30.

If the lane rate calculated is less than 6.25 Gbps , select the low lane rate option by programming a value of $0 \times 10$ to Register 0x056E.
Table 31, Table 32, and Table 33 show the JESD204B output configurations supported for $\mathrm{N}^{\prime}=16, \mathrm{~N}^{\prime}=12$, and $\mathrm{N}^{\prime}=8$, respectively, for a given number of virtual converters. Take care to ensure that the serial lane rate for a given configuration is within the supported range of 3.4 Gbps to 16 Gbps .

## DIGITAL OUTPUTS

Table 31. JESD204B Output Configurations for $N^{\prime}=16^{1}$

| Number of <br> Virtual <br> Converters <br> Supported <br> (Same as M) | JESD204B <br> Serial Lane <br> Rate ${ }^{2}$ | Supported Decimation Rates |  |  |  | JESD204B Transport Layer Settings ${ }^{3}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Lane Rate = <br> 1.7 Gbps to <br> 3.4 Gbps | Lane Rate = 3.4 Gbps to 6.8 Gbps | Lane Rate = 6.8 Gbps to 13.6 Gbps | Lane Rate = 13.6 Gbps to 15.5 Gbps | L | M | F | S | HD | N | N | CS | K |
| 1 | $20 \times f_{\text {OUt }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 20,24 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12 \end{aligned}$ | 1,2,3,4, 5, 6, 8 | 1, 2, 3, 4 | 1 | 1 | 2 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |
|  | $20 \times f_{\text {OUT }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 20,24 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12 \end{aligned}$ | 1, 2, 3, 4, 5, 6, 8 | 1, 2, 3, 4 | 1 | 1 | 4 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |
|  | $10 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12 \end{aligned}$ | 1,2,3,4, 5, 6, 8 | 1, 2, 3, 4 | 1,2 | 2 | 1 | 1 | 1 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $10 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12 \end{aligned}$ | 1,2,3,4, 5, 6, 8 | 1,2,3,4 | 1,2 | 2 | 1 | 2 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $5 \times \mathrm{f}_{\text {OUT }}$ | 1, 2, 3, 4, 5, 6, 8 | $1,2,3,4$ | 1,2 | 1 | 4 | 1 | 1 | 2 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $5 \times f_{\text {OUT }}$ | $1,2,3,4,5,6,8$ | $1,2,3,4$ | 1,2 | 1 | 4 | 1 | 2 | 4 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $2.5 \times \mathrm{f}_{\mathrm{OUT}}$ | $1,2,3,4$ | $1,2$ | 1 |  | 8 | 1 | 1 | 4 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $2.5 \times \mathrm{f}_{\text {OUT }}$ | 1, 2, 3, 4 | 1,2 | 1 |  | 8 | 1 | 2 | 8 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |
| 2 | $40 \times \mathrm{f}_{\text {OUt }}$ | $\begin{aligned} & 4,8,10,12,15,16, \\ & 20,24,30,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,5,6,8,10, \\ & 12,15,16,20, \\ & 24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4,5,6, 8 | 1 | 2 | 4 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |
|  | $40 \times \mathrm{f}_{\text {OUt }}$ | $\begin{aligned} & 4,8,10,12,15,16, \\ & 20,24,30,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,5,6,8,10, \\ & 12,15,16,20, \\ & 24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1, 2, 3, 4, 5, 6, 8 | 1 | 2 | 8 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $20 \times f_{\text {OUT }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 15,16,20,24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4,5,6, 8 | 1, 2, 3, 4 | 2 | 2 | 2 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |
|  | $20 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 15,16,20,24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4,5,6, 8 | 1, 2, 3, 4 | 2 | 2 | 4 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $10 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8 \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4, 5, 6, 8 | 1, 2, 3, 4 | 1,2 | 4 | 2 | 1 | 1 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $10 \times f_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1,2, 3, 4, 5, 6, 8 | $1,2,3,4$ | 1,2 | 4 | 2 | 2 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $5 \times f_{\text {OUT }}$ | $1,2,3,4,5,6,8$ | $1,2,3,4$ | $1,2$ | 1 | 8 | 2 | 1 | 2 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}>$ |
|  | $5 \times \mathrm{f}_{\text {OUT }}$ | 1, 2, 3, 4, 5, 6, 8 | 1, 2, 3, 4 |  | 1 | 8 | 2 | 2 | 4 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See Note ${ }^{4}$ |

## DIGITAL OUTPUTS

Table 31. JESD204B Output Configurations for $N^{\prime}=16^{1}$

| Number of <br> Virtual <br> Converters <br> Supported <br> (Same as M) | JESD204B <br> Serial Lane <br> Rate ${ }^{2}$ | Supported Decimation Rates |  |  |  | JESD204B Transport Layer Settings ${ }^{3}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Lane Rate = <br> 1.7 Gbps to <br> 3.4 Gbps | Lane Rate $=$ 3.4 Gbps to 6.8 Gbps | Lane Rate = 6.8 Gbps to 13.6 Gbps | Lane Rate = 13.6 Gbps to 15.5 Gbps | L | M | F | S | HD | N | $\mathrm{N}^{\prime}$ | CS | K |
| 4 | $\begin{aligned} & 80 \times f_{\text {OUT }} \\ & 40 \times f_{\text {OUT }} \end{aligned}$ | $\begin{aligned} & 8,16,20,24,30, \\ & 40,48 \\ & 4,8,10,12,15,16, \\ & 20,24,30,40,48 \end{aligned}$ | $\begin{aligned} & 4,8,10,12,16, \\ & 20,24,30,40,48 \\ & 2,4,5,6,8,10, \\ & 12,15,16,20, \\ & 24,30 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24,30 \\ & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10 \\ & 12,16 \\ & 1,2,3,4,5,6,8 \end{aligned}$ | 2 | 4 | 8 | 1 | 0 | 8 to 16 8 to 16 | 16 | $\begin{array}{\|l\|} 0 \text { to } \\ 3 \\ 0 \text { to } \\ 3 \end{array}$ | See <br> Note ${ }^{4}$ <br> See <br> Note ${ }^{4}$ |
|  | $40 \times$ fout | $\begin{aligned} & 4,8,10,12,15,16, \\ & 20,24,30,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,5,6,8,10, \\ & 12,15,16,20, \\ & 24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8 \\ & 10,12,15,16 \end{aligned}$ | 1, 2, 3, 4, 5, 6, 8 | 2 | 4 | 8 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $20 \times \mathrm{f}_{\text {OUt }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 15,16,20,24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4, 5,6, 8 | 1, 2, 3, 4 | 4 | 4 | 2 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $20 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 2,4,5,6,8,10,12, \\ & 15,16,20,24,30 \end{aligned}$ | $\begin{aligned} & 1,2,3,4,5,6,8 \\ & 10,12,15,16 \end{aligned}$ | 1,2,3,4, 5, 6, 8 | 1, 2, 3, 4 | 4 | 4 | 4 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $10 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | $1,2,3,4,5,6,8$ | $1,2,3,4$ | $1,2$ | 8 | 4 | 1 | 1 | 1 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $10 \times \mathrm{f}_{\text {OUT }}$ | $\begin{aligned} & 1,2,3,4,5,6,8, \\ & 10,12,15,16 \end{aligned}$ | 1, 2, 3, 4, 5, 6, 8 | 1, 2, 3, 4 | 1,2 | 8 | 4 | 2 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
| 8 | $160 \times \mathrm{f}_{\text {OUT }}$ | 16, 40, 48 | $\begin{aligned} & 8,16,20,24,40, \\ & 48 \end{aligned}$ | $\begin{aligned} & 4,8,12,16,20, \\ & 24,40,48 \end{aligned}$ | $\begin{aligned} & 4,8,12,16,20, \\ & 24 \end{aligned}$ | 1 | 8 | 16 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $80 \times f_{\text {OUT }}$ | $\begin{aligned} & 8,16,20,24,40, \\ & 48 \end{aligned}$ | $\begin{aligned} & 4,8,10,12,16, \\ & 20,24,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10 \\ & 12,16 \end{aligned}$ | 2 | 8 | 8 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See <br> Note ${ }^{4}$ |
|  | $40 \times f_{\text {OUT }}$ | $\begin{aligned} & 4,8,10,12,16,20, \\ & 24,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16 \end{aligned}$ | $2,4,6,8$ | 4 | 8 | 4 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $40 \times f_{\text {OUT }}$ | $\begin{aligned} & 4,8,10,12,16,20, \\ & 24,40,48 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16 \end{aligned}$ | $2,4,6,8$ | 4 | 8 | 8 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $20 \times f_{\text {OUT }}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16 \end{aligned}$ | $2,4,6,8$ | 2, 4 | 8 | 8 | 2 | 1 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |
|  | $20 \times f_{\text {OUT }}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16,20,24 \end{aligned}$ | $\begin{aligned} & 2,4,6,8,10,12, \\ & 16 \end{aligned}$ | 2,4,6,8 | 2, 4 | 8 | 8 | 4 | 2 | 0 | 8 to 16 | 16 | $\begin{aligned} & 0 \text { to } \\ & 3 \end{aligned}$ | See $\text { Note }{ }^{4}$ |

${ }^{1}$ Due to the internal clock requirements, only certain decimation rates are supported for certain link parameters.
${ }^{2} f_{\text {ADC_CLK }}$ is the $A D C$ sample rate, $D C M=$ chip decimation ratio, $f_{\text {out }}$ is the output sample rate $=f_{A D C \_C L K} / D C M, S L R$ is the JESD204B serial lane rate. The following equations must be met due to internal clock divider requirements: $\operatorname{SLR} \geq 1.6875 \mathrm{Gbps}$ and $\operatorname{SLR} \leq 15.5 \mathrm{Gbps}, \mathrm{SLR} / 40 \leq f_{\text {ADC _cLK }}$, least common multiple $(20 \times$ DCM $\times$ $f_{\text {Out }} /$ SLR, $\left.\operatorname{DCM}\right) \leq 64$. When the SLR is $\leq 15500$ Mbps and $>13500 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 30$. When the SLR is $\leq 13500 \mathrm{Mbps}$ and $\geq 6750 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 00$. When the SLR is $<6750 \mathrm{Mbps}$ and $\geq 3375 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 10$. When the SLR is $<3375 \mathrm{Mbps}$ and $\geq 1687.5$ Mbps, Register 0x056E must be set to $0 \times 50$.
${ }^{3}$ JESD204B transport layer descriptions are as follows: L is the number of lanes per converter device (lanes per link), M is the number of virtual converters per converter device (virtual converters per link), F is the octets per frame, S is the samples transmitted per virtual converter per frame cycle, HD is the high density mode, N is the virtual converter resolution (in bits), N ' is the total number of bits per sample (JESD204B word size), CS is the number of control bits per conversion sample, and K is the number of frames per multiframe.
${ }^{4}$ Only valid $K \times F$ values that are divisible by 4 are supported: for $F=1, K=20,24,28,32$, for $F=2, K=12,16,20,24,28,32$, for $F=4, K=8,12,16,20,24,28,32$, for $F=$ $8, K=4,8,12,16,20,24,28,32$, and for $F=16, K=4,8,12,16,20,24,28,32$.

## DIGITAL OUTPUTS

Table 32. JESD204B Output Configurations ( $\left.N^{\prime}=12\right)^{1}$

| Number of |  | Supported Decimation Rates |  |  |  | JESD204B Transport Layer Settings ${ }^{3}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Converters <br> Supported <br> (Same Value as M) | JESD204B <br> Serial <br> Lane <br> Rate ${ }^{2}$ | $\begin{aligned} & \text { Lane Rate = } \\ & \text { 1.7 Gbps to } \\ & 3.4 \mathrm{Gbps} \end{aligned}$ | Lane Rate = <br> 3.4 Gbps to <br> 6.8 Gbps | Lane Rate $=$ <br> 6.8 Gbps to <br> 13.5 Gbps | Lane Rate $=$ 13.5 Gbps to 15.5 Gbps | L | M | F | S | HD | N | N' | CS | K |
| 1 | $\begin{aligned} & 15 \times f_{\text {OUT }} \\ & 7.5 \times f_{\text {OUT }} \\ & 7.5 \times f_{\text {OUT }} \\ & 5 \times f_{\text {OUT }} \end{aligned}$ | $\begin{array}{\|l\|} \hline 3,6,12 \\ 3,6 \\ 3,6 \\ 1,2,3,4,5,6,8 \\ \hline \end{array}$ | $\begin{array}{\|l} 3,6,12 \\ 3,6 \\ 3,6 \\ 1,2,3,4 \end{array}$ | $\begin{aligned} & 3,6 \\ & 3 \\ & 3 \\ & 1,2 \end{aligned}$ | 1 | 1 2 2 3 | $\begin{aligned} & \hline 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | 3 3 6 | $\begin{array}{\|l\|} \hline 2 \\ 4 \\ 8 \\ 2 \end{array}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | 8 to 12 <br> 8 to 12 <br> 8 to 12 <br> 8 to 12 | $\begin{aligned} & 12 \\ & 12 \\ & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 0 \text { to } 3 \\ & 0 \text { to } 3 \\ & 0 \text { to } 3 \\ & 0 \text { to } 3 \end{aligned}$ | See Note ${ }^{4}$ <br> See Note ${ }^{4}$ <br> See Note ${ }^{4}$ <br> See Note ${ }^{4}$ |
| 2 | $\begin{aligned} & 30 \times f_{\text {OUT }} \\ & 15 \times f_{\text {OUT }} \\ & 10 \times f_{\text {OUT }} \\ & 7.5 \times f_{\text {OUT }} \end{aligned}$ | $\begin{array}{\|l} 3,6,12,24 \\ 3,6,12 \\ 1,2,3,4,5,6 \\ 8,10,12,16 \\ 3,6 \end{array}$ | $\begin{aligned} & 3,6,12,24 \\ & 3,6,12 \\ & 1,2,3,4,5,6,8 \\ & 3,6 \end{aligned}$ | $\begin{aligned} & 3,6,12 \\ & 3,6 \\ & 1,2,3,4 \\ & 3 \end{aligned}$ | 1,2 | 1 2 3 | $\begin{aligned} & 2 \\ & 2 \\ & 2 \\ & 2 \end{aligned}$ | 3 | $\begin{array}{\|l} 1 \\ 2 \\ 1 \\ 4 \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | 8 to 12 <br> 8 to 12 <br> 8 to 12 <br> 8 to 12 | $\begin{aligned} & 12 \\ & 12 \\ & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 0 \text { to } 3 \\ & 0 \text { to } 3 \\ & 0 \text { to } 3 \\ & 0 \text { to } 3 \end{aligned}$ | See Note ${ }^{4}$ See Note ${ }^{4}$ See Note ${ }^{4}$ <br> See Note ${ }^{4}$ |
| 4 | $\begin{aligned} & 60 \times f_{\text {OUT }} \\ & 30 \times f_{\text {OUT }} \\ & 20 \times f_{\text {OUT }} \\ & 15 \times f_{\text {OUT }} \end{aligned}$ | $\begin{aligned} & 6,12,24,48 \\ & 3,6,12,24 \\ & 2,4,5,6,8,10, \\ & 12,16,20,24 \\ & 3,6,12 \end{aligned}$ | $\begin{aligned} & 3,6,12,24,48 \\ & 3,6,12,24 \\ & 1,2,3,4,5,6 \\ & 8,10,12,16 \\ & 3,6,12 \end{aligned}$ | $\begin{aligned} & 3,6,12,24 \\ & 3,6,12 \\ & 1,2,3,4,5, \\ & 6,8 \\ & 3,6 \end{aligned}$ | 1, 2, 3, 4 | 1 2 3 | $\begin{aligned} & 4 \\ & 4 \\ & 4 \\ & 4 \end{aligned}$ | 6 3 2 | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | 8 to 12 <br> 8 to 12 <br> 8 to 12 <br> 8 to 12 | $\begin{aligned} & 12 \\ & 12 \\ & 12 \\ & 12 \end{aligned}$ | 0 to 3 <br> 0 to 3 <br> 0 to 3 <br> 0 to 3 | See Note ${ }^{4}$ See Note ${ }^{4}$ See Note ${ }^{4}$ <br> See Note ${ }^{4}$ |
| 8 | $\begin{aligned} & 60 \times f_{\text {OUT }} \\ & 30 \times f_{\text {OUT }} \end{aligned}$ | $\begin{aligned} & 6,12,24,48 \\ & 6,12,24 \end{aligned}$ | $\begin{aligned} & 6,12,24,48 \\ & 6,12,24 \end{aligned}$ | $\begin{aligned} & 6,12,24 \\ & 6,12 \end{aligned}$ |  | 4 | 8 | 6 | 1 | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 8 \text { to } 12 \\ & 8 \text { to } 12 \end{aligned}$ | 12 | $\begin{aligned} & 0 \text { to } 3 \\ & 0 \text { to } 3 \end{aligned}$ | See Note ${ }^{4}$ See Note ${ }^{4}$ |

${ }^{1}$ Due to the internal clock requirements, only certain decimation rates are supported for certain link parameters.
${ }^{2} f_{A D C}$ CLK is the ADC sample rate, $\operatorname{DCM}$ is the chip decimation ratio, $f_{\text {OUT }}$ is the output sample rate $=f_{A D C}$ _CLK $/ D C M, S L R$ is the JESD204B serial lane rate. The following equations must be met due to internal clock divider requirements: SLR $\geq 1.6875 \mathrm{Gbps}$ and $\operatorname{SLR} \leq 15.5 \mathrm{Gbps}, \mathrm{SLR} / 40 \leq \mathrm{f}_{\mathrm{ADC}}$ cLk, least common multiple ( $20 \times \mathrm{DCM} \times$ $f_{\text {OuT }} /$ SLR, DCM $) \leq 64$. When the SLR is $\leq 15500$ Mbps and $>13500 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 30$. When the $\operatorname{SLR}$ is $\leq 13500 \mathrm{Mbps}$ and $\geq 6750 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 00$. When the SLR is $<6750 \mathrm{Mbps}$ and $\geq 3375 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 10$. When the SLR is $<3375 \mathrm{Mbps}$ and $\geq 1687.5$ Mbps, Register 0x056E must be set to 0x50.
${ }^{3}$ JESD204B transport layer descriptions are as follows: L is the number of lanes per converter device (lanes per link), M is the number of virtual converters per converter device (virtual converters per link), $F$ is the octets per frame, $S$ is the samples transmitted per virtual converter per frame cycle, $H D$ is the high density mode, $N$ is the virtual converter resolution (in bits), $\mathrm{N}^{\prime}$ is the total number of bits per sample (JESD204B word size), CS is the number of control bits per conversion sample, and K is the number of frames per multiframe.
${ }^{4}$ Only valid $K \times F$ values that are divisible by 4 are supported: for $F=1, K=20,24,28,32$, for $F=2, K=12,16,20,24,28,32$, for $F=4, K=8,12,16,20,24,28,32$, for $F=$ $8, K=4,8,12,16,20,24,28,32$, and for $F=16, K=4,8,12,16,20,24,28,32$.

## DIGITAL OUTPUTS

Table 33. JESD204B Output Configurations for $N^{\prime}=8{ }^{1}$

${ }^{1}$ Due to the internal clock requirements, only certain decimation rates are supported for certain link parameters.
${ }^{2} f_{A D C}$ CLL is the $A D C$ sample rate, $D C M$ is the chip decimation ratio, $f_{O U T}$ is the output sample rate $=f_{A D C}$ CCLK $/ D C M, S L R$ is the JESD204B serial lane rate. The following equations must be met due to internal clock divider requirements: SLR $\geq 1.6875 \mathrm{Gbps}$ and $\operatorname{SLR} \leq 15.5 \mathrm{Gbps}, \mathrm{SLR} / 40 \leq \mathrm{f}_{\text {ADC }}$ _cLK, least common multiple ( $20 \times$ DCM $\times$ $f_{\text {OuT }} /$ SLR, $\left.D C M\right) \leq 64$. When the SLR is $\leq 15500 \mathrm{Mbps}$ and $>13500 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 30$. When the $\operatorname{SLR}$ is $\leq 13500 \mathrm{Mbps}$ and $\geq 6750 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 00$. When the SLR is $<6750 \mathrm{Mbps}$ and $\geq 3375 \mathrm{Mbps}$, Register $0 \times 056 \mathrm{E}$ must be set to $0 \times 10$. When the SLR is $<3375 \mathrm{Mbps}$ and $\geq 1687.5$ Mbps, Register 0x056E must be set to $0 \times 50$.
${ }^{3}$ JESD204B transport layer descriptions are as follows: $L$ is the number of lanes per converter device (lanes per link), M is the number of virtual converters per converter device (virtual converters per link), F is the octets per frame, S is the samples transmitted per virtual converter per frame cycle, HD is the high density mode, N is the virtual converter resolution (in bits), $\mathrm{N}^{\prime}$ is the total number of bits per sample (JESD204B word size), CS is the number of control bits per conversion sample, and K is the number of frames per multiframe.
${ }^{4}$ Only valid $K \times F$ values that are divisible by 4 are supported: for $F=1, K=20,24,28,32$, for $F=2, K=12,16,20,24,28,32$, for $F=4, K=8,12,16,20,24,28,32$, for $F=$ $8, K=4,8,12,16,20,24,28,32$, and for $F=16, K=4,8,12,16,20,24,28,32$.

## DIGITAL OUTPUTS

## Example 1—Full Bandwidth Mode



Figure 111. Full Bandwidth Mode
The AD9699 is set up as shown in Figure 111, with the following configurations:

- One 14-bit converter at 3 GSPS.
- Full bandwidth application layer mode.
- Decimation filters bypassed.

The JESD204B output configuration is as follows:

- One virtual converter required (see Table 31).
- Output sample rate $\left(f_{\text {OUT }}\right)=3000 / 1=3000$ MSPS.

The JESD204B supported output configurations are as follows (see Table 31):

- $\mathrm{N}^{\prime}=16$ bits.
- $N=14$ bits.
- $L=4, M=1$, and $F=1$.
- $\mathrm{CS}=0$.
- $K=32$.
- Output serial lane rate $=15 \mathrm{Gbps}$ per lane.
- The PLL control register, Register 0x056E, is set to $0 \times 30$.


## Example 2—ADC with DDC Option (One ADCs Plus Two DDCs)



Figure 112. One ADCs Plus Two DDCs Mode ( $L=2, M=4, F=4, S=1$ )
This example shows the flexibility in the digital and lane configurations for theAD9699. The sample rate is 3 GSPS. However, the outputs are all combined in either two or four lanes, depending on the input/output speed capability of the receiving device.

The AD9699 is set up as shown in Figure 112, with the following configurations:

- One 14-bit converters at 3 GSPS.
- Two DDC application layer mode with complex outputs (//Q).
- Chip decimation ratio $=8$.
- DDC decimation ratio $=8$ (see Table 44).

The JESD204B output configuration is as follows:

- Four virtual converters required (see Table 31).
- Output sample rate $(f$ fout $)=3000 / 8=375$ MSPS.

The JESD204B supported output configurations are as follows (see Table 31):

- $\mathrm{N}^{\prime}=16$ bits.
- $N=14$ bits.
- $L=2, M=4$, and $F=4$, or $L=4, M=4$, and $F=2$.
- $C S=0$.
- $K=32$.
- Output serial lane rate $=15 \mathrm{Gbps}$ per lane $(\mathrm{L}=2)$ or 7.5 Gbps per lane $(L=4)$.

For L = 2, set the PLL control register, Register 0x056E, to 0x30. For L $=4$, set the PLL control register, Register 0x056E, to 0x00.

## DETERMINISTIC LATENCY

Both ends of the JESD204B link contain various clock domains distributed throughout each system. Data traversing from one clock domain to a different clock domain can lead to ambiguous delays in the JESD204B link. These ambiguities lead to non-repeatable latencies across the link from one power cycle or link reset to the next. Section 6 of the JESD204B specification addresses the issue of deterministic latency with mechanisms defined as Subclass 1 and Subclass 2.

The AD9699 supports JESD204B Subclass 0 and Subclass 1 operation. Register 0x0590, Bits[7:5] set the subclass mode for the AD9699 and its default is set for Subclass 1 operating mode (Register $0 \times 0590$, Bit $5=1$ ). If deterministic latency is not a system requirement, Subclass 0 operation is recommended and the SYSREF signal may not be required. Even in Subclass 0 mode, the SYSREF signal may be required in an application where multiple AD9699 devices must be synchronized with each other. This topic is addressed in the Timestamp Mode section.

## SUBCLASS 0 OPERATION

If there is no requirement for multichip synchronization while operating in Subclass 0 mode ( $\operatorname{Register} 0 \times 0590$, Bits $[7: 5]=0$ ), the SYSREF input can be left disconnected. In this mode, the relationship of the JESD204B clocks between the JESD204B transmitter and receiver are arbitrary but does not affect the ability of the receiver to capture and align the lanes within the link.

## SUBCLASS 1 OPERATION

The JESD204B protocol organizes data samples into octets, frames, and multiframes as described in the Transport Layer section. The LMFC is synchronous with the beginnings of these multiframes. In Subclass 1 operation, the SYSREF is used to synchronize the LMFCs for each device in a link or across multiple links (within the AD9699, SYSREF also synchronizes the internal sample dividers), as shown in Figure 113. The JESD204B receiver uses the multiframe boundaries and buffering to achieve consistent latency across lanes (or even multiple devices), and also to achieve a fixed latency between power cycles and link reset conditions.

## Deterministic Latency Requirements

Several key factors are required for achieving deterministic latency in a JESD204B Subclass 1 system.

- SYSREF $\pm$ signal distribution skew within the system must be less than the desired uncertainty for the system.
- SYSREF $\pm$ setup and hold time requirements must be met for each device in the system.
- The total latency variation across all lanes, links, and devices must be $\leq 1$ LMFC periods (see Figure 113). This includes both variable delays and the variation in fixed delays from lane to lane, link to link, and device to device in the system.



## Setting Deterministic Latency Registers

The JESD204B receiver in the logic device buffers data starting on the LMFC boundary. If the total link latency in the system is near an integer multiple of the LMFC period, it is possible that from one power cycle to the next, the data arrival time at the receive buffer may straddle an LMFC boundary. To ensure deterministic latency in this case, a phase adjustment of the LMFC at either the transmitter or receiver must be performed. Typically, adjustments to accommodate the receive buffer are made to the LMFC of the receiver. Alternatively, this adjustment can be made in the AD9699 using the LMFC offset register (Register 0x0578, Bits[4:0]). This delays the LMFC in frame clock increments, depending on the $F$ parameter (number of octets per lane per frame). For $F=1$, every fourth setting ( $0,4,8$, and so on) is valid and results in a four frame clock shift. For $F=2$, every other setting $(0,2,4$, and so on) is valid and results in a two frame clock shift. For all other values of $F$, each setting results in a one frame clock shift. Figure 114 shows that, when the link latency is near an LMFC boundary, the local LMFC of the AD9699 can be adjusted to delay the data arrival time at the receiver. Figure 115 shows how the LMFC of the receiver is delayed to accommodate the receive buffer timing. Consult the applicable JESD204B receiver user guide for details on making this adjustment. If the total latency in the system is not near an integer multiple of the LMFC period or if the appropriate adjustments have been made to the LMFC phase at the clock source, it is still possible to have variable latency from one power cycle to the next. By design, the AD9699 has circuitry in place to minimize this variation from power-up to power-up. In this case, the user must check for the possibility that the setup and hold time requirements for the SYSREF signal are not being met, by reading the SYSREF setup/hold monitor register (Register 0x0128). This function is described in the SYSREF $\pm$ Setup/Hold Window Monitor section.

If reading Register $0 \times 0128$ indicates there may be a timing problem, there are a few adjustments that can made in the AD9699. Changing the SYSREF level that is used for alignment is possible using the SYSREF transition select bit (Register 0x0120, Bit 4). Also, changing which edge of CLK is used to capture SYSREF can be done using the CLK edge select bit (Register 0x0120, Bit 3). Both of these options are described in the SYSREF Control Features section. If neither of these measures helps to achieve an acceptable setup and hold time, adjusting the phase of SYSREF and/or the device clock (CLK $\pm$ ) may be required.

## DETERMINISTIC LATENCY



Tx LMFC MOVED (DELAYING THE ARRIVAL OF DATA RELATIVE TO THE GLOBAL LMFC) SO THE RECIEVE BUFFER RELEASE TIME IS ALWAYS REFERENCED TO THE SAME LMFC EDGE

Figure 114. Adjusting the JESD204B Tx LMFC in the AD9699


Figure 115. Adjusting the JESD204B Rx LMFC in the Logic Device

## MULTICHIP SYNCHRONIZATION

The flowchart in Figure 117 shows the internal mechanism for multichip synchronization in the AD9699. There are two methods by which multichip synchronization can take place, as determined by the chip synchronization mode bit (Register 0x01FF, Bit 0). Each method involves different applications of the SYSREF signal.

## NORMAL MODE

The default state of the chip synchronization mode bit is 0 , which configures the AD9699 for normal chip synchronization. The JESD204B standard specifies the use of SYSREF to provide for deterministic latency within a single link. This same concept, when applied to a system with multiple converters and logic devices can also provide multichip synchronization. In Figure 117, this is referred to as normal mode. Following the process in the flowchart ensures that the AD9699 is configured appropriately. The user must also consult the logic devices user intellectual property (IP) guide to ensure that the JESD204B receivers are configured appropriately.

## TIMESTAMP MODE

For all AD9699 full bandwidth operating modes, the SYSREF input can also be used to timestamp samples. This is another method by which multiple channels and multiple devices can achieve synchronization. This method is especially effective when synchronizing multiple devices to one or more logic devices. The logic devices buffer the data streams, identify the timestamped samples, and align them. When the chip synchronization mode bit (Register

0x01FF, Bit 0 ) is set to 1 , the timestamp method is used for synchronization of multiple channels and/or devices. In this mode, SYSREF resets the sample dividers and the JESD204B clocking. When the chip sync mode is set to 1 , the clocks are not reset. Instead, the coinciding sample is timestamped using the JESD204B control bits of that sample. To operate in timestamp mode, these additional settings are necessary:

- Continuous or N -shot SYSREF must be enabled (Register 0x0120, Bits[2:1] = 1 or 2).
- At least one control bit must be enabled (Register 0x058F, Bits[7:6] $=1,2$, or 3 ).
- Set the function for one of the control bits to SYSREF:
- Register $0 \times 0559$, Bits $[3: 0]=5$ if using Control Bit 0 .
- Register 0x0559, Bits[7:4] = 5 if using Control Bit 1 .
- Register 0x055A, Bits[3:0] = 5 if using Control Bit 2.

Figure 116 shows how the input sample coincident with SYSREF is timestamped and ultimately output of the ADC. In this example, there are two control bits, and Control Bit 0 is the bit indicating which sample was coincident with the SYSREF rising edge. Note that the pipeline latencies for each channel are identical. If so desired, the SYSREF timestamp delay register (Register 0x0123) can be used to adjust the timing of which sample is time stamped.

Note that time stamping is not supported by any AD9699 operating modes that use decimation, or in $\mathrm{f}_{\mathrm{S}} \times 4$ mode.


Figure 116. AD9699 Timestamping Example—CS $=2$ (Register 0x058F, Bits[7:6] = 2), Control Bit 0 is SYSREF (Register 0x0559, Bits[3:0] =5)

## MULTICHIP SYNCHRONIZATION



Figure 117. SYSREF Capture Scenarios and Multichip Synchronization

## SYSREF INPUT

The SYSREF input signal is used as a high accuracy system reference for deterministic latency and multichip synchronization. The AD9699 accepts a single-shot or periodic input signal. The SYSREF mode select bits (Register 0x0120, Bits[2:1]) select the input signal type and also arm the SYSREF state machine when set. If in single- (or N) shot mode (Register 0x0120, Bits[2:1] = 2), the SYSREF mode select bit self clears after the appropriate SYSREF transition is detected. The pulse width must have a minimum width of two CLK $\pm$ periods. If the clock divider (Register 0x010B, Bits[ $3: 0]$ ) is set to a value other than divide by 1 , multiply this minimum pulse width requirement by the divide ratio (that is, if set
to divide by 8 , the minimum pulse width is 16 CLK $\pm$ cycles). When using a continuous SYSREF signal (Register 0x0120, Bits[2:1] = 1), the period of the SYSREF signal must be an integer multiple of the LMFC. LMFC can be derived using the following formula:
LMFC $=$ ADC Clock $(S \times K)$
where:
S is the JESD204B parameter for number of samples per converter. $K$ is the number of frames per multiframe.
The input clock divider, DDCs, signal monitor block, and JESD204B link are all synchronized using the SYSREF $\pm$ input when in normal synchronization mode (Register 0x01FF, Bit $0=0$ ). The SYSREF $\pm$

## MULTICHIP SYNCHRONIZATION

input can also be used to timestamp an ADC sample to provide a mechanism for synchronizing multiple AD9699 devices in a system. For the highest level of timing accuracy, SYSREF $\pm$ must meet setup and hold requirements relative to the CLK $\pm$ input. There are several features in the AD9699 that can be used to ensure these requirements are met. These features are described in the SYSREF Control Features section.

## SYSREF Control Features

SYSREF is used, along with the input clock (CLK), as part of a source-synchronous timing interface and requires setup and hold timing requirements of -65 ps and 95 ps relative to the input clock (see Figure 118). The AD9699 has several features that aid users in meeting these requirements. First, the SYSREF sample event can be defined as either a synchronous low to high transition or synchronous high to low transition. Second, the AD9699 allows the SYSREF signal to be sampled using either the rising edge or falling edge of the input clock. Figure 118, Figure 119, Figure 120, and Figure 121 show all four possible combinations.
The third SYSREF related feature available is the ability to ignore a programmable number (up to 16) of SYSREF events. The AD9699 is able to ignore $N$ SYSREF events (note that the SYSREF ignore feature is enabled by setting the SYSREF mode register (Register $0 \times 0120$, Bits[2:1]) to 2 ' b 10 , which is labeled as N -shot mode). This feature is useful for handling periodic SYSREF signals, which need time to settle after startup. Ignoring SYSREF until the clocks in the system have settled can avoid an inaccurate SYSREF trigger. Figure 122 shows an example of the SYSREF ignore feature when ignoring three SYSREF events.


Figure 118. SYSREF Setup and Hold Time Requirements-SYSREF Low to High Transition Using Rising Edge Clock (Default)


Figure 122. SYSREF Ignore Example (SYSREF Ignore Count, Register 0x0121, Bits[3:0] = 3)

## MULTICHIP SYNCHRONIZATION



Figure 123. SYSREF Skew Window

When in continuous SYSREF mode (Register 0x0120, Bits[2:1] = 1), the AD9699 monitors the placement of the SYSREF leading edge compared to the internal LMFC. If the SYSREF is captured with a clock edge other than the one that is aligned with LMFC, the AD9699 initiates a resynchronization of the link. Because input clock rates for AD9699 can be up to 4 GHz , the AD9699 provides another SYSREF related feature that makes it possible to accommodate periodic SYSREF signals where cycle accurate capture is not feasible or not required. For these scenarios, the AD9699 has a programmable SYSREF skew window that allows the internal dividers to remain undisturbed unless SYSREF occurs outside the skew window. The resolution of the SYSREF skew window is set in sample clock cycles. If the SYSREF negative skew window is 1 and the positive skew window is 1 , the total skew window is $\pm 1$ sample clock cycles, meaning that, as long as SYSREF is captured within $\pm 1$ sample clock cycle of the clock that is aligned with LMFC, the link continues to operate normally. If the SYSREF has jitter, which can cause a misalignment between SYSREF and LMFC, this feature allows the system to continue running without a resynchronization, while still allowing the device to monitor for larger errors not caused by jitter. For the AD9699, the positive and negative skew window is controlled by the SYSREF window
negative register (Register 0x0122, Bits[3:2]) and SYSREF window positive register (Register 0x0122, Bits[1:00]). Figure 123 shows information on the location of the skew window settings relative to Phase 0 of the internal dividers. Negative skew is defined as occurring before the internal dividers reach Phase 0 , and positive skew is defined after the internal dividers reach Phase 0 .

## SYSREF $\pm$ SETUP/HOLD WINDOW MONITOR

To ensure a valid SYSREF signal capture, the AD9699 has a SYS$R E F \pm$ setup/hold window monitor. This feature allows the system designer to determine the location of the SYSREF $\pm$ signals relative to the CLK $\pm$ signals by reading back the amount of setup/hold margin on the interface through the memory map. Figure 124 and Figure 125 show the setup and hold status values for different phases of SYSREF $\pm$. The setup detector returns the status of the SYSREF $\pm$ signal before the $C L K \pm$ edge, and the hold detector returns the status of the SYSREF signal after the CLK $\pm$ edge. Register $0 \times 0128$ stores the status of SYSREF $\pm$ and notifies the user if the SYSREF $\pm$ signal is captured by the ADC.

Table 34 shows the description of the contents of Register 0x0128 and how to interpret them.

## MULTICHIP SYNCHRONIZATION



Figure 124. SYSREF $\ddagger$ Setup Detector

## MULTICHIP SYNCHRONIZATION



Figure 125. SYSREF $\pm$ Hold Detector

Table 34. SYSREF $\ddagger$ Setup/Hold Monitor, Register 0x0128

| Register 0x0128, Bits[7:4] <br> Hold Status | Register 0x0128, Bits[3:0] <br> Setup Status | Description |
| :--- | :--- | :--- |
| $0 \times 0$ | $0 \times 0$ to $0 \times 7$ | Possible setup error. The smaller this number, the smaller the setup margin. |
| $0 \times 0$ to $0 \times 8$ | $0 \times 8$ | No setup or hold error (best hold margin). |
| $0 \times 8$ | $0 \times 9$ to $0 \times F$ | No setup or hold error (best setup and hold margin). |
| $0 \times 8$ | $0 \times 0$ | No setup or hold error (best setup margin). |
| $0 \times 9$ to 0xF | $0 \times 0$ | Possible hold error. The larger this number, the smaller the hold margin. |
| $0 \times 0$ | $0 \times 0$ | Possible setup or hold error. |

## LATENCY

## END TO END TOTAL LATENCY

Total latency in the AD9699 is dependent on the chip application mode and the JESD204B configuration. For any given combination of these parameters, the latency is deterministic, however, the value of this deterministic latency must be calculated as described in the Example Latency Calculations section.

Table 35 shows the combined latency through the ADC and DSP for the different chip application modes supported by the AD9699. Table 36 shows the latency through the JESD204B block for each application mode based on the M/L ratio. For both tables, latency is typical and is in units of the encode clock. The latency through the JESD204B block does not depend on the output data type (real or complex). Therefore, data type is not included in Table 36.

To determine the total latency, select the appropriate ADC + DSP latency from Table 35 and add it to the appropriate JESD204B latency from Table 36. Example calculations are provided in the Example Latency Calculations section.

## EXAMPLE LATENCY CALCULATIONS

Example Configuration 1 is as follows:

- ADC application mode = full bandwidth
- Real outputs
- $L=4, M=1, F=1, S=2$ (JESD204B mode)
- $20 \times(\mathrm{M} / \mathrm{L})=5$
- Latency $=31+44=75$ encode clocks

Example Configuration 2 is as follows:

- ADC application mode = DCM4
- Complex outputs
- $L=4, M=2, F=1, S=1$ (JESD204B mode)
- $20 \times(\mathrm{M} / \mathrm{L})=10$
- Latency $=162+88=250$ encode clocks


## LMFC REFERENCED LATENCY

Some FPGA vendors may require the end user to know LMFC-referenced latency to make appropriate deterministic latency adjustments. If they are required, the latency values in Table 35 and Table 36 can be used for the analog input to LMFC and LMFC to data output latency values, respectively.

Table 35. Latency Through the ADC + DSP Blocks (Number of Sample Clocks) ${ }^{1}$

| Chip Application Mode | Enabled Filters | ADC + DSP Latency |
| :---: | :---: | :---: |
| Full Bandwidth | Not applicable | 31 |
| DCM1 (Real) | HB1 | 90 |
| DCM2 (Complex) | HB1 | 90 |
| DCM3 (Complex) | TB1 | 102 |
| DCM2 (Real) | HB2 + HB1 | 162 |
| DCM4 (Complex) | HB2 + HB1 | 162 |
| DCM3 (Real) | TB2 + HB1 | 212 |
| DCM6 (Complex) | TB2 + HB1 | 212 |
| DCM4 (Real) | HB3 + HB2 + HB1 | 292 |
| DCM8 (Complex) | HB3 + HB2 + HB1 | 292 |
| DCM5 (Real) | FB2 + HB1 | 380 |
| DCM10 (Complex) | FB2 + HB1 | 380 |
| DCM6 (Real) | TB2 $+\mathrm{HB} 2+\mathrm{HB} 1$ | 424 |
| DCM12 (Complex) | TB2 + HB2 + HB1 | 424 |
| DCM15 (Real) | FB2 + TB1 | 500 |
| DCM8 (Real) | HB4 + HB3 + HB2 + HB1 | 552 |
| DCM16 (Complex) | HB4 + HB3 + HB2 + HB1 | 552 |
| DCM10 (Real) | FB2 $+\mathrm{HB} 2+\mathrm{HB} 1$ | 694 |
| DCM20 (Complex) | $\mathrm{FB} 2+\mathrm{HB} 2+\mathrm{HB} 1$ | 694 |
| DCM12 (Real) | TB2 $+\mathrm{HB} 3+\mathrm{HB} 2+\mathrm{HB} 1$ | 814 |
| DCM24 (Complex) | $\mathrm{TB} 2+\mathrm{HB} 3+\mathrm{HB} 2+\mathrm{HB} 1$ | 814 |
| DCM30 (Complex) | HB2 + FB2 + TB1 | 836 |
| DCM20 (Real) | $F B 2+H B 3+H B 2+H B 1$ | 1420 |
| DCM40 (Complex) | $F B 2+H B 3+H B 2+H B 1$ | 1420 |
| DCM24 (Real) | TB2 $+\mathrm{HB} 4+\mathrm{HB} 3+\mathrm{HB} 2+\mathrm{HB} 1$ | 1594 |

## LATENCY

Table 35. Latency Through the ADC + DSP Blocks (Number of Sample Clocks) ${ }^{1}$

| Chip Application Mode | Enabled Filters | ADC + DSP Latency |
| :--- | :--- | :--- |
| DCM48 (Complex) | TB2 + HB4 + HB3 + HB2 + HB1 | 1594 |
| ${ }^{1}$ DCMx indicates the decimation ratio. |  |  |

Table 36. Latency Through JESD204B Block (Number of Sample Clocks) ${ }^{1}$

| Chip Application Mode | M/L Ratio ${ }^{\text {² }}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0.125 | 0.25 | 0.5 | 1 | 2 | 4 | 8 |
| Full Bandwidth | 82 | 44 | 25 | 14 | 7 | 9 | 3 |
| $\mathrm{f}_{\mathrm{S}} \times 4$ Mode | N/A | 46 | N/A | N/A | N/A | N/A | N/A |
| DCM1 | 82 | 44 | 25 | 14 | 7 | N/A | N/A |
| DCM2 | 160 | 84 | 46 | 27 | 14 | 7 | N/A |
| DCM3 | 237 | 124 | 67 | 39 | 21 | 11 | N/A |
| DCM4 | 315 | 164 | 88 | 50 | 27 | 14 | 9 |
| DCM5 | N/A | 2033 | $109^{3}$ | $62^{3}$ | $43^{3}$ | N/A | N/A |
| DCM6 | N/A | 243 | 130 | 73 | 39 | 21 | 14 |
| DCM8 | N/A | 323 | 172 | 96 | 50 | 27 | 18 |
| DCM10 | N/A | N/A | 213 | 119 | 62 | 33 | 22 |
| DCM12 | N/A | N/A | 255 | 142 | 73 | 39 | 27 |
| DCM15 | N/A | N/A | $318{ }^{4}$ | $176{ }^{4}$ | $90^{4}$ | $47^{4}$ | $33^{4}$ |
| DCM16 | N/A | N/A | 3394 | $188{ }^{4}$ | $96^{4}$ | $50^{4}$ | $35^{4}$ |
| DCM20 | N/A | N/A | N/A | 233 | 119 | 62 | 43 |
| DCM24 | N/A | N/A | N/A | 279 | 142 | 73 | 51 |
| DCM30 | N/A | N/A | N/A | $348{ }^{4}$ | $176{ }^{4}$ | $90^{4}$ | $62^{4}$ |
| DCM40 | N/A | N/A | N/A | N/A | $233^{4}$ | $119^{4}$ | $82^{4}$ |
| DCM48 | N/A | N/A | N/A | N/A | 2794 | $142^{4}$ | $97^{4}$ |

${ }^{1} \mathrm{~N} / \mathrm{A}$ means not applicable and indicates that the application mode is not supported at the M/L ratio listed.
${ }^{2}$ The M/L ratio is the number of converters divided by the number of lanes for the configuration.
${ }^{3}$ The application mode at the M/L ratio listed is only supported in real output mode.
${ }^{4}$ The application mode at the M/L ratio listed is only supported in complex output mode.

## TEST MODES

## ADC TEST MODES

The AD9699 has various test options that aid in the system level implementation. The AD9699 has ADC test modes that are available in Register 0x550. These test modes are described in Table 37. When an output test mode is enabled, the analog section of the ADC is disconnected from the digital back-end blocks, and the test pattern is run through the output formatting block. Some of the test patterns are subject to output formatting, and some are not. The PN generators from the PN sequence tests can be reset by setting Bit 4 or Bit 5 of Register 0x0550. These tests can be performed with or without an analog signal (if present, the analog signal is ignored). However, these tests do require an encode clock.

If the application mode is set to select a DDC mode of operation, the test modes must be enabled for each DDC enabled. The test patterns can be enabled via Bit 0 of Register 0x0327, Register $0 \times 0347$, Register 0x0367, and Register 0x0387 depending on which $\operatorname{DDC}(\mathrm{s})$ are selected. The (I) data uses the test patterns selected, and the $(Q)$ data does not output the test patterns.

Bit 0 of Register 0x0387 selects the Channel A test patterns to be used for the (I) data.

For more information, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

Table 37. ADC Test Modes

| Output Test Mode Bit Sequence | Pattern Name | Expression | Default/ <br> Seed Value | Sample ( $\mathrm{N}, \mathrm{N}+1, \mathrm{~N}+2, \ldots$ ) |
| :---: | :---: | :---: | :---: | :---: |
| 0000 | Off (default) | Not applicable | Not applicable | Not applicable |
| 0001 | Midscale short | 000000000000 | Not applicable | Not applicable |
| 0010 | Positive full-scale short | 01111111111111 | Not applicable | Not applicable |
| 0011 | Negative full-scale short | 10000000000000 | Not applicable | Not applicable |
| 0100 | Checkerboard | 10101010101010 | Not applicable | 0x1555, 0x2AAA, 0x1555, 0x2AAA, 0x1555 |
| 0101 | PN sequence long | $\mathrm{x}^{23}+\mathrm{x}^{18}+1$ | 0x3AFF | 0x3FD7, 0x0002, 0x26E0, 0x0A3D, 0x1CA6 |
| 0110 | PN sequence short | $x^{9}+x^{5}+1$ | 0x0092 | 0x125B, 0x3C9A, 0x2660, 0x0c65, 0x0697 |
| 0111 | One-zero-word toggle | 11111111111111 | Not applicable | 0x0000, 0x3FFF, 0x0000, 0x3FFF, 0x0000 |
| 1000 | User input | Register 0x0551 to Register 0x0558 | Not applicable | User Pattern 1[15:2], User Pattern 2[15:2], User Pattern 3[15:2], User Pattern 4[15:2], User Pattern 1[15:2] ... for repeat mode <br> User Pattern 1[15:2], User Pattern 2[15:2], User Pattern 3[15:2], User Pattern 4[15:2], <br> $0 \times 0000$... for single mode |
| 1111 | Ramp output | (x) $\% 2^{14}$ | Not applicable | (x) \% 2 ${ }^{14},(x+1) \% 2^{14},(x+2) \% 2^{14},(x+3) \% 2^{14}$ |

## TEST MODES

## JESD204B BLOCK TEST MODES

In addition to the ADC pipeline test modes, the AD9699 also has flexible test modes in the JESD204B block. These test modes are listed in Register 0x0573 and Register 0x0574. These test patterns can be injected at various points along the output datapath. These test injection points are shown in Figure 103. Table 38 describes the various test modes available in the JESD204B block. For the AD9699, a transition from test modes (Register 0x0573 $\ddagger 0 \times 00$ ) to normal mode (Register $0 \times 0573=0 \times 00$ ) requires an SPI soft reset. This is done by writing $0 \times 81$ to Register $0 \times 0000$ (self cleared).

## Transport Layer Sample Test Mode

The transport layer samples are implemented in the AD9699 as defined by Section 5.1.6.3 in the JEDEC JESD204B specification.

These tests are shown in Register 0x0571, Bit 5 . The test pattern is equivalent to the raw samples from the ADC.

## Interface Test Modes

The interface test modes are described in Register 0x0573, Bits[3:0]. These test modes are also explained in Table 38. The interface tests can be injected at various points along the data. See Figure 103 for more information on the test injection points. Register 0x0573, Bits [5:4] show where these tests are injected.
Table 39, Table 40, and Table 41 show examples of some of the test modes when injected at the JESD204B sample input, PHY 10-bit input, and scrambler 8-bit input. UPx in the tables represent the user pattern control bits from the user register map.

Table 38. JESD204B Interface Test Modes

| Output Test Mode Bit Sequence | Pattern Name | Expression | Default |
| :---: | :---: | :---: | :---: |
| 0000 | Off (default) | Not applicable | Not applicable |
| 0001 | Alternating checker board | 0x5555, 0xAAAA, 0x5555, ... | Not applicable |
| 0010 | $1 / 0$ word toggle | 0x0000, 0xFFFF, $0 \times 0000, \ldots$ | Not applicable |
| 0011 | 31-bit PN sequence | $\mathrm{x}^{31}+\mathrm{x}^{28}+1$ | 0x0003AFFF |
| 0100 | 23-bit PN sequence | $\mathrm{x}^{23}+\mathrm{x}^{18}+1$ | 0x003AFF |
| 0101 | 15-bit PN sequence | $\mathrm{x}^{15}+\mathrm{x}^{14}+1$ | 0x03AF |
| 0110 | 9-bit PN sequence | $x^{9}+x^{5}+1$ | 0x092 |
| 0111 | 7-bit PN sequence | $x^{7}+x^{6}+1$ | 0x07 |
| 1000 | Ramp output | (x) \% $2^{16}$ | Ramp size depends on test injection point |
| 1110 | Continuous/repeat user test | Register 0x0551 to Register $0 \times 0558$ | User Pattern 1 to User Pattern 4, then repeat |
| 1111 | Single user test | Register 0x0551 to Register 0x0558 | User Pattern 1 to User Pattern 4, then zeros |

Table 39. JESD204B Sample Input for $M=2, S=2, N$ ' 16 (Register 0x0573, Bits[5:4] = 'b00)

| Frame Number | Converter Number | Sample Number | Alternating Checkerboard | $1 / 0$ Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0x5555 | 0x0000 | (x) \% $2^{16}$ | 0x496F | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 0 | 1 | 0x5555 | 0x0000 | (x) $\% 2^{16}$ | 0x496F | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 1 | 0 | 0x5555 | 0x0000 | (x) \% $2^{16}$ | 0x496F | OxFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 1 | 1 | 0x5555 | 0x0000 | (x) \% $2^{16}$ | 0x496F | OxFF5C | UP1[15:0] | UP1[15:0] |
| 1 | 0 | 0 | OxAAAA | 0xFFFF | $(x+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 0 | 1 | OxAAAA | OxFFFF | $(x+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 1 | 0 | OxAAAA | 0xFFFF | $(x+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 1 | 1 | OxAAAA | 0xFFFF | $(x+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 2 | 0 | 0 | 0x5555 | 0x0000 | $(x+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 2 | 0 | 1 | 0x5555 | 0x0000 | $(\mathrm{x}+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 2 | 1 | 0 | 0x5555 | 0x0000 | $(\mathrm{x}+2) \% 2^{16}$ | 0x980C | OxB80A | UP3[15:0] | UP3[15:0] |
| 2 | 1 | 1 | 0x5555 | 0x0000 | $(\mathrm{x}+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 3 | 0 | 0 | OxAAAA | 0xFFFF | $(x+3) \% 2^{16}$ | $0 \times 651 \mathrm{~A}$ | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 0 | 1 | OxAAAA | OxFFFF | $(x+3) \% 2^{16}$ | $0 \times 651 \mathrm{~A}$ | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 1 | 0 | OXAAAA | 0xFFFF | $(x+3) \% 2^{16}$ | $0 \times 651 \mathrm{~A}$ | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 1 | 1 | OxAAAA | OxFFFF | $(x+3) \% 2^{16}$ | 0x651A | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 4 | 0 | 0 | 0x5555 | 0x0000 | $(x+4) \% 2^{16}$ | 0x5FD1 | 0x9826 | UP1[15:0] | 0x0000 |
| 4 | 0 | 1 | 0x5555 | 0x0000 | $(x+4) \% 2^{16}$ | 0x5FD1 | 0x9826 | UP1[15:0] | 0x0000 |

## TEST MODES

Table 39. JESD204B Sample Input for $M=2, S=2, N$ ' $=16$ (Register 0x0573, Bits[5:4] = 'b00)

| Frame Number | Converter Number | Sample <br> Number | Alternating Checkerboard | $1 / 0$ Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 | 1 | 0 | 0x5555 | 0x0000 | $(x+4) \% 2^{16}$ | 0x5FD1 | 0x9B26 | UP1[15:0] | 0x0000 |
| 4 | 1 | 1 | 0x5555 | 0x0000 | $(x+4) \% 2^{16}$ | 0x5FD1 | 0x9826 | UP1[15:0] | 0x0000 |

Table 40. Physical Layer 10-Bit Input (Register 0x0573, Bits[5:4] = 'b01)

| 10-Bit Symbol Number | Alternating Checkerboard | $1 / 0$ Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0x155 | 0x000 | (x) \% $2^{10}$ | 0x125 | 0x3FD | UP1[15:6] | UP1[15:6] |
| 1 | 0x2AA | 0x3FF | $(x+1) \% 2^{10}$ | 0x2FC | 0x1C0 | UP2[15:6] | UP2[15:6] |
| 2 | 0x155 | 0x000 | $(x+2) \% 2^{10}$ | 0x26A | 0x00A | UP3[15:6] | UP3[15:6] |
| 3 | 0x2AA | 0x3FF | $(x+3) \% 2^{10}$ | 0x198 | 0x1B8 | UP4[15:6] | UP4[15:6] |
| 4 | 0×155 | 0x000 | $(x+4) \% 2^{10}$ | 0x031 | 0x028 | UP1[15:6] | 0x000 |
| 5 | 0x2AA | 0x3FF | $(x+5) \% 2^{10}$ | 0x251 | 0x3D7 | UP2[15:6] | 0x000 |
| 6 | 0x155 | 0x000 | $(x+6) \% 2^{10}$ | $0 \times 297$ | Ox0A6 | UP3[15:6] | 0x000 |
| 7 | 0x2AA | 0x3FF | $(x+7) \% 2^{10}$ | 0x3D1 | 0x326 | UP4[15:6] | 0x000 |
| 8 | 0x155 | 0x000 | $(\mathrm{x}+8) \% 2^{10}$ | 0x18E | 0x10F | UP1[15:6] | 0x000 |
| 9 | 0x2AA | 0x3FF | $(x+9) \% 2^{10}$ | 0x2CB | 0x3FD | UP2[15:6] | 0x000 |
| 10 | 0x155 | 0x000 | $(x+10) \% 2^{10}$ | 0x0F1 | 0x31E | UP3[15:6] | 0x000 |
| 11 | 0x2AA | 0x3FF | $(x+11) \% 2^{10}$ | Ox3DD | 0x008 | UP4[15:6] | 0x000 |

Table 41. Scrambler 8-bit Input (Register 0x0573, Bits[5:4] = 'b10)

| 8-Bit Octet Number | Alternating Checkerboard | 1/0 Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0x55 | 0x00 | (x) \% $2^{8}$ | 0x49 | 0xFF | UP1[15:9] | UP1[15:9] |
| 1 | OxAA | 0xFF | $(x+1) \% 2^{8}$ | $0 \times 6 \mathrm{~F}$ | 0x5C | UP2[15:9] | UP2[15:9] |
| 2 | 0x55 | 0x00 | $(x+2) \% 2^{8}$ | 0xC9 | 0x00 | UP3[15:9] | UP3[15:9] |
| 3 | 0xAA | 0xFF | $(x+3) \% 2^{8}$ | 0xA9 | 0x29 | UP4[15:9] | UP4[15:9] |
| 4 | Ox55 | 0x00 | $(x+4) \% 2^{8}$ | 0x98 | 0xB8 | UP1[15:9] | 0x00 |
| 5 | 0xAA | 0xFF | $(x+5) \% 2^{8}$ | 0x0C | 0x0A | UP2[15:9] | 0x00 |
| 6 | Ox55 | 0x00 | $(x+6) \% 2^{8}$ | $0 \times 65$ | 0x3D | UP3[15:9] | 0x00 |
| 7 | 0xAA | OxFF | $(x+7) \% 2^{8}$ | $0 \times 1 \mathrm{~A}$ | 0x72 | UP4[15:9] | 0x00 |
| 8 | 0x55 | 0x00 | $(x+8) \% 2^{8}$ | 0x5F | 0x9B | UP1[15:9] | 0x00 |
| 9 | OxAA | OxFF | $(x+9) \% 2^{8}$ | 0xD1 | 0x26 | UP2[15:9] | 0x00 |
| 10 | 0x55 | 0x00 | $(x+10) \% 2^{8}$ | $0 \times 63$ | $0 \times 43$ | UP3[15:9] | 0x00 |
| 11 | OxAA | OxFF | $(x+11) \% 2^{8}$ | OxAC | 0xFF | UP4[15:9] | 0x00 |

## Data Link Layer Test Modes

The data link layer test modes are implemented in the AD9699 as defined by Section 5.3.3.8.2 in the JEDEC JESD204B Specification. These tests are shown in Register 0x0574, Bits[2:0]. Test
patterns inserted at this point are useful for verifying the functionality of the data link layer. When the data link layer test modes are enabled, disable SYNCINB $\pm$ by writing 0xCO to Register 0x0572.

## SERIAL PORT INTERFACE

The AD9699 SPI allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields. These fields are documented in the Serial Port Interface section. For detailed operational information, see the Serial Control Interface Standard (Rev. 1.0).

## CONFIGURATION USING THE SPI

Three pins define the SPI of the AD9699 ADC: the SCLK pin, the SDIO pin, and the CSB pin (see Table 42). The SCLK (serial clock) pin synchronizes the read and write data presented to and from the ADC. The SDIO (serial data input/output) pin is a dual-purpose pin that allows data to be sent and read from the internal ADC memory map registers. The CSB (chip select bar) pin is an active low control that enables or disables the read and write cycles.

Table 42. SPI Pins

| Pin | Function |
| :--- | :--- |
| SCLK | Serial clock. The serial shift clock input that is used to synchronize <br> serial interface, reads, and writes. |
| SDIO | Serial data input/output. A dual-purpose pin that typically serves as an <br> input or an output, depending on the instruction being sent and the <br> relative position in the timing frame. <br> Chip select bar. An active low control that gates the read and write <br> cycles. |
| CSB |  |

The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of the framing. An example of the serial timing and its definitions can be found in Figure 4 and Table 5.

Other modes involving the CSB pin are available. The CSB pin can be held low indefinitely, which permanently enables the device. This is called streaming. The CSB can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.

All data is composed of 8 -bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued, which allows the SDIO pin to change direction from an input to an output.
In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction
from an input to an output at the appropriate point in the serial frame.
Data can be sent in MSB first mode or in LSB first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the Serial Control Interface Standard (Rev. 1.0).

## HARDWARE INTERFACE

The pins described in Table 42 comprise the physical interface between the user programming device and the serial port of the AD9699. The SCLK pin and the CSB pin function as inputs when using the SPI. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The SPI is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the AN-812 Application Note, Microcontroller-Based Serial Port Interface (SPI) Boot Circuit.

Do not activate the SPI port during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD9699 to prevent these signals from transitioning at the converter inputs during critical sampling periods.

## SPI ACCESSIBLE FEATURES

Table 43 provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the Serial Control Interface Standard (Rev. 1.0). The AD9699 device specific features are described in the Serial Port Interface section.

Table 43. Features Accessible Using the SPI

| Feature | Description |
| :--- | :--- |
| Mode | Allows the user to set either power-down mode or <br> standby mode. <br> Allows the user to access the clock divider via the <br> SPI. <br> Allows the user to set up decimation filters for different <br> applications. <br> Allows the user to set test modes to have known data <br> on output bits. |
| DDC | Allows the user to set up outputs. |
| Test Input/Output | Allows the user to vary SERDES settings, such as <br> swing and emphasis. |
| Serializer/Deserializer <br> (SERDES) Output Setup |  |

## MEMORY MAP

## READING THE MEMORY MAP REGISTER TABLE

Each row in Table 44 has eight bit locations. The memory map is divided into the following sections:

- Analog Devices SPI registers (Register 0x0000 to Register 0x000F)
- Clock/SYSREF/chip power-down pin control registers (Register 0x003F to Register 0x0201)
- Fast detect and signal monitor control registers (Register 0x0245 to Register 0x027A)
- DDC function registers (Register 0x0300 to Register 0x03CD)
- Digital outputs and test modes registers (Register 0x0550 to Register 0x05CB)
- Programmable filter control and coefficients registers (Register 0x0DF8 to Register 0x0F7F)
- VREF/analog input control registers (Register 0x18A6 to Register 0x1A4D)
Table 44 (see the Memory Map Register Details section) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address $0 \times 0561$, the output sample mode register, has a hexadecimal default value of $0 \times 01$, which means that Bit $0=1$, and the remaining bits are Os. This setting is the default output format value, which is twos complement. For more information on this function and others, see Table 44.


## Open and Reserved Locations

All address and bit locations that are not included in Table 44 are not currently supported for this device. Write unused bits of a valid
address location with 0 s unless the default value is set otherwise. Writing to these locations is required only when part of an address location is unassigned (for example, Address $0 \times 0561$ ). If the entire address location is open (for example, Address 0x0013), do not write to this address location.

## Default Values

After the AD9699 is reset, critical registers are loaded with default values. The default values for the registers are given in Table 44.

## Logic Levels

An explanation of logic level terminology follows:

- "Bit is set" is synonymous with "bit is set to Logic 1 " or "writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "bit is set to Logic 0 " or "writing Logic 0 for the bit."
- X denotes a don't care bit.


## SPI Soft Reset

After issuing a soft reset by programming 0x81 to Register 0x0000, the AD9699 requires 5 ms to recover. When programming the AD9699 for application setup, ensure that an adequate delay is programmed into the firmware after asserting the soft reset and before starting the device setup.

## MEMORY MAP REGISTER DETAILS

All address locations that are not included in Table 44 are not currently supported for this device and must not be written

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Devices SPI Registers |  |  |  |  |  |  |  |
| 0x0000 | SPI Configuration A | 7 | Soft reset mirror (self clearing) |  | Whenever a soft reset is issued, the user must wait 5 ms before writing to any other register. This provides sufficient time for the boot loader to complete. | 0x0 | RWC |
|  |  |  |  | 0 | Do nothing. |  |  |
|  |  |  |  | 1 | Reset the SPI and registers (self clearing). |  |  |
|  |  | 6 | LSB first mirror |  |  | 0x0 | R/W |
|  |  |  |  | 1 | LSB shifted first for all SPI operations. |  |  |
|  |  |  |  | 0 | MSB shifted first for all SPI operations. |  |  |
|  |  | 5 | Address ascension mirror |  |  | 0x0 | RW |
|  |  |  |  | 0 | Multibyte SPI operations cause addresses to autodecrement. |  |  |
|  |  |  |  | 1 | Multibyte SPI operations cause addresses to autoincrement. |  |  |
|  |  | [4:3] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 2 | Address ascension |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Multibyte SPI operations cause addresses to auto-decrement. |  |  |
|  |  |  |  | 1 | Multibyte SPI operations cause addresses to auto-increment. |  |  |
|  |  | 1 | LSB first |  |  | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 1 | LSB shifted first for all SPI operations. |  |  |
|  |  |  |  | 0 | MSB shifted first for all SPI operations. |  |  |
|  |  | 0 | Soft reset (self clearing) |  | Whenever a soft reset is issued, the user must wait 5 ms before writing to any other register. This provides sufficient time for the boot loader to complete. | 0x0 | RWC |
|  |  |  |  | 0 | Do nothing. |  |  |
|  |  |  |  | 1 | Reset the SPI and registers (self clearing). |  |  |
| 0x0001 | SPI Configuration B | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Datapath soft reset (self clearing) |  |  | $0 \times 0$ | RWC |
|  |  |  |  | 0 | Normal operation. |  |  |
|  |  |  |  | 1 | Datapath soft reset (self clearing). |  |  |
|  |  | 0 | Reserved |  | Reserved. | $0 \times 0$ | R |
| 0x0002 | Chip configuration (local) | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [1:0] | Channel power mode |  | Channel power modes. | 0x0 | R/W |
|  |  |  |  | 00 | Normal mode (power-up). |  |  |
|  |  |  |  | 10 | Standby mode, digital datapath clocks disabled, JESD204B interface enabled. |  |  |
|  |  |  |  | 11 | Power-down mode, digital datapath clocks disabled, digital datapath held in reset, JESD204B interface disabled. |  |  |
| 0x0003 | Chip type | [7:0] | Chip type |  | Chip type. | 0x03 | R |
|  |  |  |  | 0x3 | High speed ADC. |  |  |
| 0x0004 | Chip ID LSB | [7:0] | Chip ID LSB [7:0] |  | Chip ID. | 0xE2 | R |
|  |  |  |  | 0xDF | AD9699. |  |  |
| 0x0005 | Chip ID MSB | [7:0] | Chip ID MSB [15:8] |  | Chip ID. | 0x0 | R |
| 0x0006 | Chip grade | [7:4] | Chip speed grade | 0x0 | Chip speed grade. | 0x0 | R |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x0008 | Device index | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | ADC Core |  |  | 0x1 | RW |
|  |  |  |  | 0 | ADC Core does not receive the next SPI command. |  |  |
|  |  |  |  | 1 | ADC Core receives the next SPI command. |  |  |
| 0x000A | Scratch pad | [7:0] | Scratch pad |  | Chip scratch pad register. This register provides a consistent memory location for software debugging. | $0 \times 0$ | R/W |
| 0x000B | SPI revision | [7:0] | SPI revision |  | SPI revision register. 0x01: Revision 1.0. | 0x1 | R |
|  |  |  |  | 00000001 | Revision 1.0. |  |  |
| 0x000C | Vendor ID LSB | [7:0] | Vendor ID LSB |  | Vendor ID [7:0]. | 0x56 | R |
| 0x000D | Vendor ID MSB | [7:0] | Vendor ID MSB |  | Vendor ID [15:8]. | 0x04 | R |
| 0x000F | Transfer | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | Chip transfer |  | Self clearing chip transfer bit. This bit is used to update the DDC phase increment and phase offset registers when DDC phase update mode (Register $0 \times 0300$, Bit 7 ) $=1$. This makes it possible to synchronously update the DDC mixer frequencies. This bit is also used to update the coefficients for the programmable filter (PFILT). | Ox0 | RW |
|  |  |  |  | 0 | Do nothing. Bit is only cleared after transfer is complete. |  |  |
|  |  |  |  | 1 | Self clearing bit used to synchronize the transfer of data from master to slave registers. |  |  |

[^8]
## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x003F | Chip PDWN pin (local) | 7 | Local chip PDWN pin disable |  | Function is determined by Register 0x0040, Bits[7:6]. | 0x0 | R/W |
|  |  |  |  | 0 | Power-down pin (PDWN/STBY) enabled (default). |  |  |
|  |  |  |  | 1 | Power-down pin (PDWN/STBY) disabledlignored. |  |  |
|  |  | [6:0] | Reserved |  | Reserved. | $0 \times 0$ | R |
| 0x0040 | Chip Pin Control 1 | [7:6] | Global chip PDWN pin functionality |  | External power-down pin functionality. Assertion of the external power-down pin (PDWN/STBY) has higher priority than the channel power mode control bits (Register 0x0002, Bits[1:0]). The PDWN/ STBY pin is only used when Register $0 \times 0040$, Bits $[7: 6]=00$ or 01 . | $0 \times 0$ | R/W |
|  |  |  |  | 00 | Power-down pin (default). Assertion of external power-down pin (PDWN/STBY) causes the chip to enter full power-down mode. |  |  |
|  |  |  |  | 01 | Standby pin. Assertion of external power-down pin (PDWN/STBY) causes the chip to enter standby mode. |  |  |
|  |  |  |  | 10 | Pin disabled. Power-down pin (PDWN/STBY) is ignored. |  |  |
|  |  | [5:3] | GPIO_BO pin functionality |  | GPIO BO pin functionality. | 0x7 | R/W |
|  |  |  |  | 001 | JESD204B LMFC output. |  |  |
|  |  |  |  | 110 | Pin functionality determined by 0x0041[7:4] |  |  |
|  |  |  |  | 111 | Disabled. Configured as input with weak pull-down (default). |  |  |
|  |  | [2:0] | Chip FD/GPIO_AO pin functionality |  | Fast Detect /GPIO A0 pin functionality. | 0x7 | R/W |
|  |  |  |  | 000 | Fast Detect output. |  |  |
|  |  |  |  | 001 | JESD204B LMFC output. |  |  |
|  |  |  |  | 110 | Pin functionality determined by Register 0x0041, Bits[3:0] |  |  |
|  |  |  |  | 111 | Disabled. Configured as an input with weak pull-down (default). |  |  |
| 0x0041 | Chip Pin Control 2 | [7:4] | GPIO_BO pin secondary functionality |  | GPIO BO pin secondary functionality (only used when Register $0 \times 0040$, Bits[5:3] = 110). | 0x0 | R/W |
|  |  |  |  | 0000 | Chip GPIO BO input (NCO channel selection). |  |  |
|  |  |  |  | 0001 | Chip transfer input. |  |  |
|  |  |  |  | 1000 | Master next trigger output (MNTO). |  |  |
|  |  |  |  | 1001 | Slave next trigger input (SNTI). |  |  |
|  |  | [3:0] | Chip FD/GPIO_A0 pin secondary functionality |  | Fast Detect /GPIO BO pin secondary functionality (only used when Register 0x0040, Bits[2:0] = 110). | 0x0 | R/W |
|  |  |  |  | 0000 | Chip GPIO A0 input (NCO channel selection). |  |  |
|  |  |  |  | 0001 | Chip transfer input. |  |  |
|  |  |  |  | 1000 | Master next trigger output (MNTO). |  |  |
|  |  |  |  | 1001 | Slave next trigger input (SNTI). |  |  |
| 0x0042 | Chip Pin Control 3 | [7:4] | Chip GPIO_B1 pin functionality |  | GPIO B1 pin functionality. | 0xF | RW |
|  |  |  |  | 0000 | Chip GPIO B1 input (NCO channel selection). |  |  |
|  |  |  |  | 1000 | Master next trigger output (MNTO). |  |  |
|  |  |  |  | 1001 | Slave next trigger input (SNTI). |  |  |
|  |  |  |  | 1111 | Disabled (configured as input with weak pull-down). |  |  |
|  |  | [3:0] | Chip GPIO_B1 pin functionality |  | GPIO A1 pin functionality. | 0xF | R/W |
|  |  |  |  | 0000 | Chip GPIO A1 input (NCO channel selection). |  |  |
|  |  |  |  | 1000 | Master next trigger output (MNTO). |  |  |
|  |  |  |  | 1001 | Slave next trigger input (SNTI). |  |  |
|  |  |  |  | 1111 | Disabled (configured as input with weak pull-down). |  |  |
| 0x0108 | Clock divider control | [7:3] | Reserved |  | Reserved. | 0x0 | R |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [2:0] | Input clock divider (CLK $\pm$ pins) |  |  | 0x0 | R/W |
|  |  |  |  | 00 | Divide by 1. |  |  |
|  |  |  |  | 01 | Divide by 2. |  |  |
|  |  |  |  | 11 | Divide by 4. |  |  |
| 0x0109 | Clock divider phase (local) | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Clock divider phase offset |  |  | 0x0 | R/W |
|  |  |  |  | 0000 | 0 input clock cycles delayed. |  |  |
|  |  |  |  | 0001 | $1 / 2$ input clock cycles delayed (invert clock). |  |  |
|  |  |  |  | 0010 | 1 input clock cycles delayed. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 1110 | 7 input clock cycles delayed. |  |  |
|  |  |  |  | 1111 | $71 / 2$ input clock cycles delayed. |  |  |
| 0x010A | Clock divider and SYSREF control | 7 | Clock divider auto phase adjust enable |  | Clock divider autophase adjust enable. When enabled, Register 0x0129, Bits[3:0] contain the phase of the divider when SYSREF occurred. The actual divider phase offset = Register 0x0129, Bits[3:0] + Register 0x0109, Bits[3:0]. | 0x0 | R/W |
|  |  |  |  | 0 | Clock divider phase is not changed by SYSREF (disabled). |  |  |
|  |  |  |  | 1 | Clock divider phase is automatically adjusted by SYSREF (enabled). |  |  |
|  |  | [6:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:2] | Clock divider negative skew window |  | Clock divider negative skew window (measured in $1 / 2$ input device clocks). Number of $1 / 2$ clock cycles before the input device clock by which captured SYSREF transitions are ignored. Only used when Register 0x010A, Bit $7=1$. Register 0x010A, Bits[3:2] + Register $0 \times 010 \mathrm{~A}, \mathrm{Bits}[1: 0]$ < Register 0x0108, Bits[2:0]. This allows some uncertainty in the sampling of SYSREF without disturbing the input clock divider. Also, SYSREF must be disabled (Register 0x0120, Bits[2:1] $=0 \times 0$ ) when changing this control field. | 0x0 | RW |
|  |  |  |  | 0 | No negative skew, SYSREF must be captured accurately. |  |  |
|  |  |  |  | 1 | $1 / 2$ device clock of negative skew. |  |  |
|  |  |  |  | 10 | 1 device clocks of negative skew. |  |  |
|  |  |  |  | 11 | $11 / 2$ device clocks of negative skew. |  |  |
|  |  | [1:0] | Clock divider positive skew window |  | Clock divider positive skew window (measured in $1 / 2$ input device clocks). Number of clock cycles after the input device clock by which captured SYSREF transitions are ignored. Only used when Register $0 \times 010 \mathrm{~A}$, Bit $7=1$. Register 0x010A, Bits[3:2] + Register 0x010A, Bits[1:0] < Register 0x0108, Bits[2:0]. This allows some uncertainty in the sampling of SYSREF without disturbing the input clock divider. Also, SYSREF must be disabled (Register 0x0120, Bits[2:1] = 0x0) when changing this control field. | 0x0 | RW |
|  |  |  |  | 0 | No positive skew, SYSREF must be captured accurately. |  |  |
|  |  |  |  | 1 | $1 / 2$ device clock of positive skew. |  |  |
|  |  |  |  | 10 | 1 device clocks of positive skew. |  |  |
|  |  |  |  | 11 | $11 / 2$ device clocks of positive skew. |  |  |
| 0x010B | Clock divider SYSREF status | [7:4] | Reserved |  | Reserved. | 0x0 | R |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [3:0] | Clock divider SYSREF offset |  | Clock divider phase status (measured in $1 / 2$ clock cycles). Internal clock divider phase of the captured SYSREF signal applied to the phase offset. Only used when $0 \times 010 \mathrm{~A}[7]=1$. When Register $0 \times 010 \mathrm{~A}$, Bit $7=1$, Register $0 \times 010 \mathrm{~A}$, Bits $[3: 2]=0$, and Register $0 \times 010 \mathrm{~A}$, Bits $[1: 0]=0$, the clock divider SYSREF offset $=$ Register 0x0129, Bits[3:0]. | 0x0 | R |
| 0x0110 | Clock delay control | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | Clock delay mode select |  | Clock delay mode select. Used in conjunction with Register 0x0111 and Register 0x0112. | 0x0 | RW |
|  |  |  |  | 000 | No clock delay. |  |  |
|  |  |  |  | 010 | Fine delay: only 0 to 16 delay steps are valid. |  |  |
|  |  |  |  | 011 | Fine delay (lowest jitter): only 0 to 16 delay steps are valid. |  |  |
|  |  |  |  | 100 | Fine delay: all 192 delay steps are valid. |  |  |
|  |  |  |  | 110 | Fine delay enabled (all 192 delay steps are valid), superfine delay enabled (all 128 delay steps are valid). |  |  |
| 0x0111 | Clock superfine delay (local) | [7:0] | Clock superfine delay adjust |  | Clock superfine delay adjust. This is an unsigned control to adjust the superfine sample clock delay in 0.25 ps steps. These bits are only used when Register 0x0110, Bits[2:0] = 010 or 110 . | 0x0 | RW |
|  |  |  |  | 0x00 | 0 delay steps. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 0x08 | 8 delay steps. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 0x80 | 128 delay steps. |  |  |
| $0 \times 0112$ | Clock fine delay (local) | [7:0] | Set clock fine delay |  | Clock fine delay adjust. This is an unsigned control to adjust the fine sample clock skew in 1.725 ps steps. These bits are only used when Register $0 \times 0110$, Bits $[2: 0]=0 \times 2,0 \times 3,0 \times 4$, or $0 \times 6$. Minimum $=0$. Maximum $=192$. Increment $=1$. Unit $=$ delay steps . | OxCO | RW |
|  |  |  |  | 0x00 | 0 delay steps. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 0x08 | 8 delay steps. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 0xC0 | 192 delay steps. |  |  |
| 0x011B | Clock status | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | Input clock detect |  | Clock detection status. | 0x0 | R |
|  |  |  |  | 0 | Input clock not detected. |  |  |
|  |  |  |  | 1 | Input clock detected/locked. |  |  |
| 0x011C | Clock Duty Cycle Stabilizer 1 control (local) | [7:2] | Reserved |  | Reserved | 0x0 | RW |
|  |  | 1 | DCS1 enable |  | Clock DCS1 enable. | 0x1 | R/W |
|  |  |  |  | 0 | DCS1 bypassed. |  |  |
|  |  |  |  | 1 | DCS1 enabled. |  |  |
|  |  | 0 | DCS1 power up |  | Clock DCS1 power-up. | 0x1 | RW |
|  |  |  |  | 0 | DCS1 powered down. |  |  |
|  |  |  |  | 1 | DCS1 powered up. |  |  |
| 0x011E | Clock Duty Cycle Stabilizer 2 control | [7:2] | Reserved |  | Reserved. | 0x0 | RW |
|  |  | 1 | DCS2 enable |  | Clock DCS2 enable. | 0x1 | RW |
|  |  |  |  | 0 | DCS2 bypassed. |  |  |
|  |  |  |  | 1 | DCS2 enabled. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | DCS2 power up |  | Clock DCS2 power-up. | $0 \times 1$ | R/W |
|  |  |  |  | 0 | DCS2 powered down. |  |  |
|  |  |  |  | 1 | DCS2 powered up. |  |  |
| $0 \times 0120$ | SYSREF Control 1 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 6 | SYSREF $\pm$ flag reset |  |  | $0 \times 0$ | R/W |
|  |  |  |  | 0 | Normal flag operation. |  |  |
|  |  |  |  | 1 | SYSREF flags held in reset (setup and hold error flags cleared). |  |  |
|  |  | 5 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 4 | SYSREF $\pm$ transition select |  |  | $0 \times 0$ | R/W |
|  |  |  |  | 0 | SYSREF is valid on low to high transitions using the selected CLK $\pm$ edge. When changing this setting, SYSREF $\pm$ mode select must be set to disabled. |  |  |
|  |  |  |  | 1 | SYSREF is valid on high to low transitions using the selected CLK $\pm$ edge. When changing this setting, SYSREF $\pm$ mode select must be set to disabled. |  |  |
|  |  | 3 | $C L K \pm$ edge select |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Captured on the rising edge of CLK $\pm$ input. |  |  |
|  |  |  |  | 1 | Captured on the falling edge of CLK $\pm$ input. |  |  |
|  |  | [2:1] | SYSREF $\pm$ mode select |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Disabled. |  |  |
|  |  |  |  | 1 | Continuous. |  |  |
|  |  |  |  | 10 | N -shot. |  |  |
|  |  | 0 | Reserved |  | Reserved. | 0x0 | R |
| $0 \times 0121$ | SYSREF Control 2 | [7:4] | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [3:0] | SYSREF N-shot ignore counter select |  |  | $0 \times 0$ | R/W |
|  |  |  |  | 0000 | Next SYSREF only (do not ignore). |  |  |
|  |  |  |  | 0001 | Ignore the first SYSREF $\pm$ transition. |  |  |
|  |  |  |  | 0010 | Ignore the first two SYSREF $\pm$ transitions. |  |  |
|  |  |  |  | 0011 | Ignore the first three SYSREF $\pm$ transitions. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 1110 | Ignore the first 14 SYSREF $\pm$ transitions. |  |  |
|  |  |  |  | 1111 | Ignore the first 15 SYSREF $\pm$ transitions. |  |  |
| $0 \times 0122$ | SYSREF Control 3 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:2] | SYSREF window negative |  | Negative skew window (measured in sample clocks). Number of clock cycles before the sample clock by which captured SYSREF transitions are ignored. | 0x0 | R/W |
|  |  |  |  | 00 | No negative skew, SYSREF must be captured accurately. |  |  |
|  |  |  |  | 01 | One sample clock of negative skew. |  |  |
|  |  |  |  | 10 | Two sample clocks of negative skew. |  |  |
|  |  |  |  | 11 | Three sample clocks of negative skew. |  |  |
|  |  | [1:0] | SYSREF window positive |  | Positive skew window (measured in sample clocks). Number of clock cycles before the sample clock by which captured SYSREF transitions are ignored. | $0 \times 0$ | R/W |
|  |  |  |  | 00 | No positive skew, SYSREF must be captured accurately. |  |  |
|  |  |  |  | 01 | One sample clock of positive skew. |  |  |
|  |  |  |  | 10 | Two sample clocks of positive skew. |  |  |
|  |  |  |  | 11 | Three sample clocks of positive skew. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 0123$ | SYSREF Control 4 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:0] | SYSREF $\pm$ timestamp delay, Bits[6:0] |  | SYSREF timestamp delay (in converter sample clock cycles). | 0x00 | RW |
|  |  |  |  | 0 | 0 sample clock cycle delay. |  |  |
|  |  |  |  | 1 | 1 sample clock cycle delay. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 1111111 | 127 sample clock cycle delay. |  |  |
| 0x0128 | SYSREF Status 1 | [7:4] | SYSREF $\pm$ hold status |  | SYSREF hold status. | 0x0 | R |
|  |  | [3:0] | SYSREF $\pm$ setup status |  | SYSREF setup status. | 0x0 | R |
| 0x0129 | SYSREF Status 2 | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Clock divider phase when SYSREF $\pm$ was captured |  | SYSREF divider phase. Represents the phase of the divider when SYSREF was captured. | 0x0 | R |
|  |  |  |  | 0000 | In phase. |  |  |
|  |  |  |  | 0001 | SYSREF $\pm$ is $1 / 2$ cycle delayed from clock. |  |  |
|  |  |  |  | 0010 | SYSREF $\pm$ is 1 cycle delayed from clock. |  |  |
|  |  |  |  | 0011 | SYSREF $\pm$ is $11 / 2$ input clock cycles delayed. |  |  |
|  |  |  |  | 0100 | SYSREF $\pm$ is 2 input clock cycles delayed. |  |  |
|  |  |  |  | ... | ... |  |  |
|  |  |  |  | 1111 | SYSREF $\pm$ is $71 / 2$ input clock cycles delayed. |  |  |
| 0x012A | SYSREF Status 3 | [7:0] | SYSREF counter, Bits[7:0] increments when a SYSREF $\pm$ is captured |  | SYSREF count. Running counter that increments whenever a SYSREF event is captured. Reset by Register 0x120, Bit 6 . Wraps around at 255 . Read these bits only when Register 0x120, Bits[2:1] are set to disabled. | 0x0 | R |
| 0x01FF | Chip sync mode | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | Synchronization mode |  |  | 0x0 | R/W |
|  |  |  |  | 0 | JESD204B synchronization mode. The SYSREF signal resets all internal clock dividers. Use this mode when synchronizing multiple chips as specified in the JESD204B standard. If the phase of any of the dividers must change, the JESD204B link goes down. |  |  |
|  |  |  |  | 1 | Timestamp mode. The SYSREF signal does not reset internal clock dividers. In this mode, the JESD204B link and the signal monitor are not affected by the SYSREF signal. The SYSREF signal timestamps a sample as it passes through the ADC and is used as a control bit in the JESD204B output word. |  |  |
| Chip Operating Mode Control Registers |  |  |  |  |  |  |  |
| 0x0200 | Chip mode | [7:6] | Reserved |  | Reserved. | 0x0 | R/W |
|  |  | 5 | Chip Q ignore |  | Chip real (I) only selection. | 0x0 | RW |
|  |  |  |  | 0 | Both real (I) and complex (Q) selected. |  |  |
|  |  |  |  | 1 | Only real (I) selected, complex (Q) is ignored. |  |  |
|  |  | 4 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Chip application mode |  |  | 0x0 | R/W |
|  |  |  |  | 0000 | Full bandwidth mode (default). |  |  |
|  |  |  |  | 0001 | One DDC mode (DDC0 only) |  |  |
|  |  |  |  | 0010 | Two DDC mode (DDC0 and DDC1 only) |  |  |
|  |  |  |  | 0011 | Four DDC mode (DDC0, DDC1, DDC2, and DDC3) |  |  |
| 0x0201 | Chip decimation ratio | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Chip decimation ratio |  | Chip decimation ratio. | 0x0 | R/W |
|  |  |  |  | 0000 | Full sample rate (decimate by 1, DDCs are bypassed). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 0001 | Decimate by 2. |  |  |
|  |  |  |  | 1000 | Decimate by 3 . |  |  |
|  |  |  |  | 0010 | Decimate by 4. |  |  |
|  |  |  |  | 0101 | Decimate by 5 . |  |  |
|  |  |  |  | 1001 | Decimate by 6. |  |  |
|  |  |  |  | 0011 | Decimate by 8. |  |  |
|  |  |  |  | 0110 | Decimate by 10. |  |  |
|  |  |  |  | 1010 | Decimate by 12. |  |  |
|  |  |  |  | 0111 | Decimate by 15. |  |  |
|  |  |  |  | 0100 | Decimate by 16. |  |  |
|  |  |  |  | 1101 | Decimate by 20. |  |  |
|  |  |  |  | 1011 | Decimate by 24. |  |  |
|  |  |  |  | 1110 | Decimate by 30. |  |  |
|  |  |  |  | 1111 | Decimate by 40. |  |  |
|  |  |  |  | 1100 | Decimate by 48. |  |  |
| Fast Detect and Signal Monitor Control Registers |  |  |  |  |  |  |  |
| 0x0245 | Fast detect control (local) | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 3 | Force FD pin |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Normal operation of the fast detect pin. |  |  |
|  |  |  |  | 1 | Force a value on the fast detect pin (see Bit 2). |  |  |
|  |  | 2 | Force value of FD pin |  | The fast detect output pin is set to this value when the output is forced. | 0x0 | R/W |
|  |  | 1 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | Enable fast detect output |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Fast detect disabled. |  |  |
|  |  |  |  | 1 | Fast detect enabled. |  |  |
| 0x0247 | Fast detect up LSB (local) | [7:0] | Fast detect upper threshold |  | LSBs of the fast detect upper threshold. This register contains the 8 LSBs of the programmable 13-bit upper threshold that is compared to the fine ADC magnitude. | 0x0 | R/W |
| 0x0248 | Fast detect up MSB (local) | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Fast detect upper threshold |  | MSBs of the fast detect upper threshold. This register contains the 8 LSBS of the programmable 13-bit upper threshold that is compared to the fine ADC magnitude. | 0x0 | R/W |
| 0x0249 | Fast detect low LSB (local) | [7:0] | Fast detect lower threshold |  | LSBs of the fast detect lower threshold. This register contains the 8 LSBS of the programmable 13-bit lower threshold that is compared to the fine ADC magnitude. | 0x0 | R/W |
| 0x024A | Fast detect low MSB (local) | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Fast detect lower threshold |  | MSBs of the fast detect lower threshold. This register contains the 8 LSBs of the programmable 13-bit lower threshold that is compared to the fine ADC magnitude | 0x0 | RW |
| 0x024B | Fast detect dwell LSB (local) | [7:0] | Fast detect dwell time |  | LSBs of the fast detect dwell time counter target. This is a load value for a 16 -bit counter that determines how long the ADC data must remain below the lower threshold before the FD pins are reset to 0 . | 0x0 | R/W |
| 0x024C | Fast detect dwell MSB (local) | [7:0] | Fast detect dwell time |  | MSBs of the fast detect dwell time counter target. This is a load value for a 16 -bit counter that determines how long the ADC data must remain below the lower threshold before the FD pins are reset to 0 . | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x026F | Signal monitor sync control | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Signal monitor next synchronization mode |  | Signal monitor next synchronization mode. | 0x0 | RW |
|  |  |  |  | 0 | Continuous mode. |  |  |
|  |  |  |  | 1 | Next synchronization mode. Only the next valid edge of the SYSREF $\pm$ pin is used to synchronize the signal monitor block. Subsequent edges of the SYSREF $\pm$ pin are ignored. When the next SYSREF is found, Register 0x026F, Bit 0 clears. The SYSREF $\pm$ pin must be an integer multiple of the signal monitor period for this function to operate correctly in continuous mode. |  |  |
|  |  | 0 | Signal monitor synchronization mode |  | Signal monitor synchronization enable | 0x0 | RW |
|  |  |  |  | 0 | Synchronization disabled. |  |  |
|  |  |  |  | 1 | If Register $0 \times 026 \mathrm{~F}$, Bit $1=1$, only the next valid edge of the SYSREF $\pm$ pin is used to synchronize the signal monitor block. Subsequent edges of the SYSREF $\pm$ pin are ignored. When the next SYSREF signal is received, this bit is cleared. The SYSREF $\pm$ input pin must be enabled to synchronize the signal monitor blocks. |  |  |
| 0x0270 | Signal monitor control (local) | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Peak detector |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Peak detector disabled. |  |  |
|  |  |  |  | 1 | Peak detector enabled. |  |  |
|  |  | 0 | Reserved |  | Reserved. | 0x0 | R |
| 0x0271 | Signal Monitor Period 0 (local) | [7:0] | Signal monitor period [7:0] |  | Bits[7:0] of the 24-bit value that sets the number of output clock cycles over which the signal monitor performs its operation. Only even values are supported. | 0x80 | R/W |
| 0x0272 | Signal Monitor Period 1 (local) | [7:0] | Signal monitor period [15:8] |  | Bits[15:8] of the 24 -bit value that sets the number of output clock cycles over which the signal monitor performs its operation. Only even values are supported. | 0x0 | RW |
| 0x0273 | Signal Monitor Period 2 (local) | [7:0] | Signal monitor period [23:16] |  | Bits[23:16] of the 24-bit value that sets the number of output clock cycles over which the signal monitor performs its operation. Only even values are supported. | 0x0 | RW |
| 0x0274 | Signal monitor status control (local) | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 4 | Result update |  |  | 0x0 | RWC |
|  |  |  |  | 1 | Update signal monitor status registers, Register 0x0275 to Register 0x0278. Self clearing. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | Result selection |  |  | 0x1 | R/W |
|  |  |  |  | 001 | Peak detector placed on status readback signals. |  |  |
| 0x0275 | Signal Monitor Status 0 (local) | [7:0] | Signal monitor result [7:0] |  | Signal monitor status result. This 20 -bit value contains the status result calculated by the signal monitor block. | 0x0 | R |
| 0x0276 | Signal Monitor Status 1 (local) | [7:0] | Signal monitor result [15:8] |  | Signal monitor status result. | 0x0 | R |
| 0x0277 | Signal Monitor Status 2 (local) | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Signal monitor result [19:16] |  | Signal monitor status result. | 0x0 | R |
| 0x0278 | Signal monitor status frame counter (local) | [7:0] | Frame count result, Bits[7:0] |  | Signal monitor frame counter status bits. Frame counter increments whenever the period counter expires. | 0x0 | R |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0279 | Signal monitor serial framer control (local) | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [1:0] | Signal monitor SPORT over JESD204B enable |  |  | 0x0 | R/W |
|  |  |  |  | 00 | Disabled. |  |  |
|  |  |  |  | 11 | Enabled. |  |  |
| 0x027A | SPORT over JESD204B input selection (local) | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | SPORT over JESD204B input selection |  | Signal monitor serial framer input selection. When each individual bit is a 1 , the corresponding signal statistics information is sent within the frame. | 0x1 | RW |
|  |  |  |  | 0 | Disabled. |  |  |
|  |  |  |  | 1 | Peak detector data inserted in the serial frame. |  |  |
|  |  | 0 | Reserved |  | Reserved. | 0x0 | R |
| DDC Function Registers (See the Digital Downconverter (DDC) Section) |  |  |  |  |  |  |  |
| 0x0300 | DDC SYNC control | 7 | DDC <br> FTW/POW/MAW/MBW update mode |  | Select DDC FTW/POW/MAW/MBW update mode. | 0x0 | R/W |
|  |  |  |  | 0 | Instantaneous/continuous update. FTW/POW/MAW/MBW values are updated immediately. |  |  |
|  |  |  |  | 1 | FTW/POW/MAW/MBW values are updated synchronously when the chip transfer bit (Register 0x000F, Bit 0) is set. |  |  |
|  |  | [6:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 4 | DDC NCO soft reset |  | This bit can be used to synchronize all the NCOs inside the DDC blocks. | 0x0 | R/W |
|  |  |  |  | 0 | Normal operation. |  |  |
|  |  |  |  | 1 | DDC held in reset. |  |  |
|  |  | [3:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | DDC next synchronization |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Continuous mode. The SYSREF frequency must be an integer multiple of the NCO frequency for this function to operate correctly in continuous mode. |  |  |
|  |  |  |  | 1 | Only the next valid edge of the SYSREF $\pm$ pin is used to synchronize the NCO in the DDC block. Subsequent edges of the SYSREF $\pm$ pin are ignored. When the next SYSREF signal is found, the DDC synchronization enable bit (Register 0x0300, Bit 0 ) is cleared. |  |  |
|  |  | 0 | DDC synchronization mode |  | The SYSREF input pin must be enabled to synchronize the DDCs. | 0x0 | R/W |
|  |  |  |  | 0 | Synchronization disabled. |  |  |
|  |  |  |  | 1 | If DDC next synchronization (Register 0x0300, Bit $1=1$ ), only the next valid edge of the SYSREF $\pm$ pin is used to synchronize the NCO in the DDC block. Subsequent edges of the SYSREF $\pm$ pin are ignored. When the next SYSREF signal is received, this bit is cleared. |  |  |
| 0x0310 | DDCO control | 7 | Reserved |  | Reserved. | 0x0 | RW |
|  |  | 6 | DDC0 gain select |  | Gain can be used to compensate for the 6 dB loss associated with mixing an input signal down to baseband and filtering out its negative component. | 0x0 | RW |
|  |  |  |  | 0 | 0 dB gain. |  |  |
|  |  |  |  | 1 | 6 dB gain (multiply by 2). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [5:4] | DDCO intermediate frequency (IF) mode |  |  | 0x0 | R/W |
|  |  |  |  | 00 | Variable IF mode. |  |  |
|  |  |  |  | 01 | 0 Hz IF mode. |  |  |
|  |  |  |  | 10 | $\mathrm{f}_{\mathrm{S}} \mathrm{Hz}$ IF mode. |  |  |
|  |  |  |  | 11 | Test mode. |  |  |
|  |  | 3 | DDCO complex to real enable |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Complex (I and Q) outputs contain valid data. |  |  |
|  |  |  |  | 1 | Real (I) output only. complex to real enabled. Uses extra $\mathrm{f}_{\mathrm{s}}$ mixing to convert to real. |  |  |
|  |  | [2:0] | DDCO decimation rate select |  | Decimation filter selection. | 0x0 | R/W |
|  |  |  |  | 000 | HB1 + HB2 filter selection: decimate by 2 (complex to real enabled), or decimate by 4 (complex to real disabled). |  |  |
|  |  |  |  | 001 | HB1 + HB2 + HB3 filter selection: decimate by 4 (complex to real enabled), or decimate by 8 (complex to real disabled). |  |  |
|  |  |  |  | 010 | HB1 + HB2 + HB3 + HB4 filter selection: decimate by 8 (complex to real enabled), or decimate by 16 (complex to real disabled). |  |  |
|  |  |  |  | 011 | HB1 filter selection: decimate by 1 (complex to real enabled), or decimate by 2 (complex to real disabled). |  |  |
|  |  |  |  | 100 | HB1 + TB2 filter selection: decimate by 3 (complex to real enabled), or decimate by 6 (complex to real disabled). |  |  |
|  |  |  |  | 101 | HB1 + HB2 + TB2 filter selection: decimate by 6 (complex to real enabled), or decimate by 12 (complex to real disabled). |  |  |
|  |  |  |  | 110 | HB1 + HB2 + HB3 + TB2 filter selection: decimate by 12 (complex to real enabled), or decimate by 24 (complex to real disabled). |  |  |
|  |  |  |  | 111 | Decimation determined by Register 0x0311, Bits[7:4]. |  |  |
| 0x0311 | DDC0 input select | [7:4] | DDCO decimation rate select |  | Only valid when Register 0x0310, Bits[2:0] = 3'b111. | 0x0 | RW |
|  |  |  |  | 0 | TB2 + HB4 + HB3 + HB2 + HB1 filter selection: decimate by 48 (complex to real disabled), or decimate by 24 (complex to real enabled). |  |  |
|  |  |  |  | 10 | FB2 + HB1 filter selection: decimate by 10 (complex to real disabled), or decimate by 5 (complex to real enabled). |  |  |
|  |  |  |  | 11 | FB2 + HB2 + HB1 filter selection: decimate by 20 (complex to real disabled), or decimate by 10 (complex to real enabled). |  |  |
|  |  |  |  | 100 | FB2 + HB3 + HB2 + HB1 filter selection: decimate by 40 (complex to real disabled), or decimate by 20 (complex to real enabled). |  |  |
|  |  |  |  | 111 | TB1 filter selection: decimate by 3 (decimate by 1.5 not supported). |  |  |
|  |  |  |  | 1000 | FB2 + TB1 filter selection: decimate by 15 (decimate by 7.5 not supported). |  |  |
|  |  |  |  | 1001 | HB2 + FB2 + TB1 filter selection: decimate by 30 (decimate by 15 not supported). |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x0314 | DDCO NCO control | [7:4] | DDCO NCO channel select mode |  | For edge control, the internal counter wraps after the Register 0x0314, Bits[3:0] value is reached. | 0x0 | R/W |
|  |  |  |  | 0 | Use Register 0x0314, Bits[3:0]. |  |  |
|  |  |  |  | 11 | 2'b00, GPIO_A1, GPIO_A0. |  |  |
|  |  |  |  | 1000 | Increment internal counter on rising edge of the GPIO_A0 pin. |  |  |
|  |  |  |  | 1001 | Increment internal counter on rising edge of the GPIO_A1 pin. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [3:0] | DDCO NCO register map channel select |  | NCO channel select register map control. | 0x0 | R/W |
|  |  |  |  | 0 | Select NCO Channel 0. |  |  |
|  |  |  |  | 1 | Select NCO Channel 1. |  |  |
|  |  |  |  | 10 | Select NCO Channel 2. |  |  |
|  |  |  |  | 11 | Select NCO Channel 3. |  |  |
|  |  |  |  | 100 | Select NCO Channel 4. |  |  |
|  |  |  |  | 101 | Select NCO Channel 5. |  |  |
|  |  |  |  | 110 | Select NCO Channel 6. |  |  |
|  |  |  |  | 111 | Select NCO Channel 7. |  |  |
|  |  |  |  | 1000 | Select NCO Channel 8. |  |  |
|  |  |  |  | 1001 | Select NCO Channel 9. |  |  |
|  |  |  |  | 1010 | Select NCO Channel 10. |  |  |
|  |  |  |  | 1011 | Select NCO Channel 11. |  |  |
|  |  |  |  | 1100 | Select NCO Channel 12. |  |  |
|  |  |  |  | 1101 | Select NCO Channel 13. |  |  |
|  |  |  |  | 1110 | Select NCO Channel 14. |  |  |
|  |  |  |  | 1111 | Select NCO Channel 15. |  |  |
| 0x0315 | DDCO phase control | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | DDCO phase update index |  | Indexes the NCO channel whose phase and offset is updated. The update method is based on the DDC phase update mode, which can be continuous or require chip transfer. | 0x0 | RW |
|  |  |  |  | 0000 | Update NCO Channel 0. |  |  |
|  |  |  |  | 0001 | Update NCO Channel 1. |  |  |
|  |  |  |  | 0010 | Update NCO Channel 2. |  |  |
|  |  |  |  | 0011 | Update NCO Channel 3. |  |  |
| 0x0316 | DDCO Phase Increment 0 | [7:0] | DDCO phase increment [7:0] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x0317 | DDCO Phase Increment 1 | [7:0] | DDCO phase increment [15:8] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=(\mathrm{DDC}$ phase increment $\times \mathrm{f}) / 2^{48}$. | $0 \times 0$ | R/W |
| 0x0318 | DDCO Phase Increment 2 | [7:0] | DDCO phase increment [23:16] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | $0 \times 0$ | RW |
| 0x0319 | DDCO Phase Increment 3 | [7:0] | DDCO phase increment [31:24] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x031A | DDCO Phase Increment 4 | [7:0] | DDCO phase increment [39:32] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x031B | DDCO Phase Increment 5 | [7:0] | DDCO phase increment [47:40] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x031D | DDCO Phase Offset 0 | [7:0] | DDCO phase offset [7:0] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x031E | DDCO Phase Offset 1 | [7:0] | DDCO phase offset [15:8] |  | Twos complement phase offset value for the NCO. | 0x0 | R/W |
| 0x031F | DDCO Phase Offset 2 | [7:0] | DDCO phase offset [23:16] |  | Twos complement phase offset value for the NCO. | 0x0 | R/W |
| 0x0320 | DDCO Phase Offset 3 | [7:0] | DDC0 phase offset [31:24] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0321 | DDCO Phase Offset 4 | [7:0] | DDCO phase offset [39:32] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0322 | DDCO Phase Offset 5 | [7:0] | DDC0 phase offset [47:40] |  | Twos complement phase offset value for the NCO. | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0327 | DDC0 test enable | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | DDCO I output test mode enable |  | I samples always use the Test Mode A block. The test mode is selected using the channel dependent Register 0x0550, Bits[3:0]. | 0x0 | R/W |
|  |  |  |  | 0 | Test mode disabled. |  |  |
|  |  |  |  | 1 | Test mode enabled. |  |  |
| $0 \times 0330$ | DDC1 control | 7 | Reserved |  | Reserved. | 0x0 | R/W |
|  |  | 6 | DDC1 gain select |  | Gain can be used to compensates for the 6 dB loss associated with mixing an input signal down to baseband and filtering out its negative component. | 0x0 | RW |
|  |  |  |  | 0 | 0 dB gain. |  |  |
|  |  |  |  | 1 | 6 dB gain (multiply by 2). |  |  |
|  |  | [5:4] | DDC1 intermediate frequency (IF) mode |  |  | 0x0 | R/W |
|  |  |  |  | 00 | Variable IF mode. |  |  |
|  |  |  |  | 01 | 0 Hz IF mode. |  |  |
|  |  |  |  | 10 | $\mathrm{f}_{\mathrm{S}} \mathrm{Hz}$ IF mode. |  |  |
|  |  |  |  | 11 | Test mode. |  |  |
|  |  | 3 | DDC1 complex to real enable |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Complex (I and Q) outputs contain valid data. |  |  |
|  |  |  |  | 1 | Real (I) output only. Complex to real enabled. Uses extra $\mathrm{f}_{\mathrm{s}}$ mixing to convert to real. |  |  |
|  |  | [2:0] | DDC1 decimation rate select |  | Decimation filter selection. | 0x0 | R/W |
|  |  |  |  | 000 | HB1 + HB2 filter selection: decimate by 2 (complex to real enabled), or decimate by 4 (complex to real disabled). |  |  |
|  |  |  |  | 001 | HB1 + HB2 + HB3 filter selection: decimate by 4 (complex to real enabled), or decimate by 8 (complex to real disabled). |  |  |
|  |  |  |  | 010 | HB1 + HB2 + HB3 + HB4 filter selection: decimate by 8 (complex to real enabled), or decimate by 16 (complex to real disabled). |  |  |
|  |  |  |  | 011 | HB1 filter selection: decimate by 1 (complex to real enabled), or decimate by 2 (complex to real disabled). |  |  |
|  |  |  |  | 100 | HB1 + TB2 filter selection: decimate by 3 (complex to real enabled), or decimate by 6 (complex to real disabled). |  |  |
|  |  |  |  | 101 | HB1 + HB2 + TB2 filter selection: decimate by 6 (complex to real enabled), or decimate by 12 (complex to real disabled). |  |  |
|  |  |  |  | 110 | HB1 + HB2 + HB3 + TB2 filter selection: decimate by 12 (complex to real enabled), or decimate by 24 (complex to real disabled). |  |  |
|  |  |  |  | 111 | Decimation determined by Register 0x0331, Bits[7:4]. |  |  |
| 0x0331 | DDC1 input select | [7:4] | DDC1 decimation rate select |  | Only valid when Register 0x0310, Bits[2:0] = $3^{\prime} \mathrm{b} 111$. | 0x0 | RW |
|  |  |  |  | 0 | TB2 + HB4 + HB3 + HB2 + HB1 filter selection: decimate by 48 (complex to real disabled), or decimate by 24 (complex to real enabled). |  |  |
|  |  |  |  | 10 | FB2 + HB1 filter selection: decimate by 10 (complex to real disabled), or decimate by 5 (complex to real enabled). |  |  |
|  |  |  |  | 11 | FB2 + HB2 + HB1 filter selection: decimate by 20 (complex to real disabled), or decimate by 10 (complex to real enabled). |  |  |
|  |  |  |  | 100 | FB2 + HB3 + HB2 + HB1 filter selection: decimate by 40 (complex to real disabled), or decimate by 20 (complex to real enabled). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 111 | TB1 filter selection: decimate by 3 (decimate by 1.5 not supported). |  |  |
|  |  |  |  | 1000 | FB2 + TB1 filter selection: decimate by 15 (decimate by 7.5 not supported). |  |  |
|  |  |  |  | 1001 | HB2 + FB2 + TB1 filter selection: decimate by 30 (decimate by 15 not supported). |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x0334 | DDC1 NCO control | [7:4] | DDC1 NCO channel select mode |  | For edge control, the internal counter wraps when the Register 0x0334, Bits [3:0] value is reached. | 0x0 | R/W |
|  |  |  |  | 0 | Use Register 0x0314, Bits[3:0] |  |  |
|  |  |  |  | 11 | 2'b00, GPIO_A1, GPIO_A0. |  |  |
|  |  |  |  | 1000 | Increment internal counter when rising edge of the GPIO_A0 pin. |  |  |
|  |  |  |  | 1001 | Increment internal counter when rising edge of the GPIO_A1 pin. |  |  |
|  |  | [3:0] | DDC1 NCO register map channel select |  | NCO channel select register map control. | 0x0 | RW |
|  |  |  |  | 0 | Select NCO Channel 0. |  |  |
|  |  |  |  | 1 | Select NCO Channel 1. |  |  |
|  |  |  |  | 10 | Select NCO Channel 2. |  |  |
|  |  |  |  | 11 | Select NCO Channel 3. |  |  |
|  |  |  |  | 100 | Select NCO Channel 4. |  |  |
|  |  |  |  | 101 | Select NCO Channel 5. |  |  |
|  |  |  |  | 110 | Select NCO Channel 6. |  |  |
|  |  |  |  | 111 | Select NCO Channel 7. |  |  |
|  |  |  |  | 1000 | Select NCO Channel 8. |  |  |
|  |  |  |  | 1001 | Select NCO Channel 9. |  |  |
|  |  |  |  | 1010 | Select NCO Channel 10. |  |  |
|  |  |  |  | 1011 | Select NCO Channel 11. |  |  |
|  |  |  |  | 1100 | Select NCO Channel 12. |  |  |
|  |  |  |  | 1101 | Select NCO Channel 13. |  |  |
|  |  |  |  | 1110 | Select NCO Channel 14. |  |  |
|  |  |  |  | 1111 | Select NCO Channel 15. |  |  |
| 0x0335 | DDC1 phase control | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | DDC1 phase update index |  | Indexes the NCO channel for which the phase and offset is to be updated. The update method is based on the DDC phase update mode, which can be continuous or require chip transfer. | 0x0 | RW |
|  |  |  |  | 0000 | Update NCO Channel 0. |  |  |
|  |  |  |  | 0001 | Update NCO Channel 1. |  |  |
|  |  |  |  | 0010 | Update NCO Channel 2. |  |  |
|  |  |  |  | 0011 | Update NCO Channel 3. |  |  |
| 0x0336 | DDC1 Phase Increment 0 | [7:0] | DDC1 phase increment [7:0] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{g}}\right) / 2^{48}$. | 0x0 | RW |
| 0x0337 | DDC1 Phase Increment 1 | [7:0] | DDC1 phase increment [15:8] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\mathrm{x} \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x0338 | DDC1 Phase Increment 2 | [7:0] | DDC1 phase increment [23:16] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x0339 | DDC1 Phase Increment 3 | [7:0] | DDC1 phase increment [31:24] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\mathrm{x} \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x033A | DDC1 Phase Increment 4 | [7:0] | DDC1 phase increment [39:32] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\mathrm{x} \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x033B | DDC1 Phase Increment 5 | [7:0] | DDC1 phase increment [47:40] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\mathrm{x} \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x033D | DDC1 Phase Offset 0 | [7:0] | DDC1 phase offset [7:0] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x033E | DDC1 Phase Offset 1 | [7:0] | DDC1 phase offset [15:8] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x033F | DDC1 Phase Offset 2 | [7:0] | DDC1 phase offset [23:16] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0340 | DDC1 Phase Offset 3 | [7:0] | DDC1 phase offset [31:24] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0341 | DDC1 Phase Offset 4 | [7:0] | DDC1 phase offset [39:32] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0342 | DDC1 Phase Offset 5 | [7:0] | DDC1 phase offset [47:40] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0347 | DDC1 test enable | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | DDC1 I output test mode enable |  | I samples always use the Test Mode A block. The test mode is selected using the channel dependent Register 0x0550, Bits[3:0]. | 0x0 | RW |
|  |  |  |  | 0 | Test mode disabled. |  |  |
|  |  |  |  | 1 | Test mode enabled. |  |  |
| 0x0350 | DDC2 control | 7 | Reserved |  | Reserved. | 0x0 | R/W |
|  |  | 6 | DDC2 gain select |  | Gain can be used to compensates for the 6 dB loss associated with mixing an input signal down to baseband and filtering out its negative component. | 0x0 | RW |
|  |  |  |  | 0 | 0 dB gain. |  |  |
|  |  |  |  | 1 | 6 dB gain (multiply by 2). |  |  |
|  |  | [5:4] | DDC2 intermediate frequency (IF) mode |  |  | 0x0 | RW |
|  |  |  |  | 00 | Variable IF mode. |  |  |
|  |  |  |  | 01 | $0 \mathrm{~Hz} \mathrm{IF} \mathrm{mode}$. |  |  |
|  |  |  |  | 10 | $\mathrm{f}_{\mathrm{S}} \mathrm{Hz}$ IF mode. |  |  |
|  |  |  |  | 11 | Test mode. |  |  |
|  |  | 3 | DDC2 complex to real enable |  |  | 0x0 | RW |
|  |  |  |  | 0 | Complex (l and Q) outputs contain valid data. |  |  |
|  |  |  |  | 1 | Real (I) output only. Complex to real enabled. Uses extra $\mathrm{f}_{\mathrm{S}}$ mixing to convert to real. |  |  |
|  |  | [2:0] | DDC2 decimation rate select |  | Decimation filter selection. | 0x0 | R/W |
|  |  |  |  | 000 | HB1 + HB2 filter selection: decimate by 2 (complex to real enabled), or decimate by 4 (complex to real disabled). |  |  |
|  |  |  |  | 001 | HB1 + HB2 + HB3 filter selection: decimate by 4 (complex to real enabled), or decimate by 8 (complex to real disabled). |  |  |
|  |  |  |  | 010 | HB1 + HB2 + HB3 + HB4 filter selection: decimate by 8 (complex to real enabled), or decimate by 16 (complex to real disabled). |  |  |
|  |  |  |  | 011 | HB1 filter selection: decimate by 1 (complex to real enabled), or decimate by 2 (complex to real disabled). |  |  |
|  |  |  |  | 100 | HB1 + TB2 filter selection: decimate by 3 (complex to real enabled), or decimate by 6 (complex to real disabled). |  |  |
|  |  |  |  | 101 | HB1 + HB2 + TB2 filter selection: decimate by 6 (complex to real enabled), or decimate by 12 (complex to real disabled). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 110 | HB1 + HB2 + HB3 + TB2 filter selection: decimate by 12 (complex to real enabled), or decimate by 24 (complex to real disabled). |  |  |
|  |  |  |  | 111 | Decimation determined by Register 0x0351, Bits[7:4]. |  |  |
| $0 \times 0351$ | DDC2 input select | [7:4] | DDC2 decimation rate select |  | Only valid when Register 0x0310, Bits[2:0] = 3'b111. | $0 \times 0$ | R/W |
|  |  |  |  | 0 | TB2 + HB4 + HB3 + HB2 + HB1 filter selection: decimate by 48 (complex to real disabled), or decimate by 24 (complex to real enabled). |  |  |
|  |  |  |  | 10 | FB2 + HB1 filter selection: decimate by 10 (complex to real disabled), or decimate by 5 (complex to real enabled). |  |  |
|  |  |  |  | 11 | FB2 + HB2 + HB1 filter selection: decimate by 20 (complex to real disabled), or decimate by 10 (complex to real enabled). |  |  |
|  |  |  |  | 100 | FB2 + HB3 + HB2 + HB1 filter selection: decimate by 40 (complex to real disabled), or decimate by 20 (complex to real enabled). |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| $0 \times 0354$ | DDC2 NCO control | [7:4] | DDC2 NCO channel select mode |  | For edge control, the internal counter wraps when the Register 0x0354, Bits[3:0] value is reached. | 0x0 | R/W |
|  |  |  |  | 0 | Use Register 0x0314, Bits[3:0]. |  |  |
|  |  |  |  | 11 | 2'b00, GPIO A1, GPIO A0. |  |  |
|  |  |  |  | 1000 | Increment internal counter when rising edge of the GPIO_A0 pin. |  |  |
|  |  |  |  | 1001 | Increment internal counter when rising edge of the GPIO_A1 pin. |  |  |
|  |  | [3:0] | DDC2 NCO register map channel select |  | NCO channel select register map control. | 0x0 | R/W |
|  |  |  |  | 0 | Select NCO Channel 0. |  |  |
|  |  |  |  | 1 | Select NCO Channel 1. |  |  |
|  |  |  |  | 10 | Select NCO Channel 2. |  |  |
|  |  |  |  | 11 | Select NCO Channel 3. |  |  |
|  |  |  |  | 100 | Select NCO Channel 4. |  |  |
|  |  |  |  | 101 | Select NCO Channel 5. |  |  |
|  |  |  |  | 110 | Select NCO Channel 6. |  |  |
|  |  |  |  | 111 | Select NCO Channel 7. |  |  |
|  |  |  |  | 1000 | Select NCO Channel 8. |  |  |
|  |  |  |  | 1001 | Select NCO Channel 9. |  |  |
|  |  |  |  | 1010 | Select NCO Channel 10. |  |  |
|  |  |  |  | 1011 | Select NCO Channel 11. |  |  |
|  |  |  |  | 1100 | Select NCO Channel 12. |  |  |
|  |  |  |  | 1101 | Select NCO Channel 13. |  |  |
|  |  |  |  | 1110 | Select NCO Channel 14. |  |  |
|  |  |  |  | 1111 | Select NCO Channel 15. |  |  |
| $0 \times 0355$ | DDC2 phase control | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | DDC2 phase update index |  | Indexes the NCO channel whose phase and offset gets updated. The update method is based on the DDC phase update mode, which can be continuous or require chip transfer. | 0x0 | R/W |
|  |  |  |  | 0000 | Update NCO Channel 0. |  |  |
|  |  |  |  | 0001 | Update NCO Channel 1. |  |  |
|  |  |  |  | 0010 | Update NCO Channel 2. |  |  |
|  |  |  |  | 0011 | Update NCO Channel 3. |  |  |
| 0x0356 | DDC2 Phase Increment 0 | [7:0] | DDC2 phase increment [7:0] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0357 | DDC2 Phase Increment 1 | [7:0] | DDC2 phase increment [15:8] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.x f_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x0358 | DDC2 Phase Increment 2 | [7:0] | DDC2 phase increment [23:16] |  | FTW. Twos complement phase increment value for the NCO . Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.x f_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x0359 | DDC2 Phase Increment 3 | [7:0] | DDC2 phase increment [31:24] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{g}}\right) / 2^{48}$. | 0x0 | RW |
| 0x035A | DDC2 Phase Increment 4 | [7:0] | DDC2 phase increment [39:32] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x035B | DDC2 Phase Increment 5 | [7:0] | DDC2 phase increment [47:40] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times f_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | RW |
| 0x035D | DDC2 Phase Offset 0 | [7:0] | DDC2 phase offset [7:0] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x035E | DDC2 Phase Offset 1 | [7:0] | DDC2 phase offset [15:8] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x035F | DDC2 Phase Offset 2 | [7:0] | DDC2 phase offset [23:16] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0360 | DDC2 Phase Offset 3 | [7:0] | DDC2 phase offset [31:24] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0361 | DDC2 Phase Offset 4 | [7:0] | DDC2 phase offset [39:32] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0362 | DDC2 Phase Offset 5 | [7:0] | DDC2 phase offset [47:40] |  | Twos complement phase offset value for the NCO. | 0x0 | RW |
| 0x0367 | DDC2 test enable | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | DDC2 I output test mode enable |  | I samples always use the Test Mode A block. The test mode is selected using the channel dependent Register 0x0550, Bits[3:0]. | 0x0 | RW |
|  |  |  |  | 0 | Test mode disabled. |  |  |
|  |  |  |  | 1 | Test mode enabled. |  |  |
| $0 \times 0370$ | DDC3 control | 7 | Reserved |  | Reserved | 0x0 | RW |
|  |  | 6 | DDC3 gain select |  | Gain can be used to compensate for the 6 dB loss associated with mixing an input signal down to baseband and filtering out its negative component. | 0x0 | R/W |
|  |  |  |  | 0 | 0 dB gain. |  |  |
|  |  |  |  | 1 | 6 dB gain (multiply by 2). |  |  |
|  |  | [5:4] | DDC3 intermediate frequency (IF) mode |  |  | 0x0 | R/W |
|  |  |  |  | 00 | Variable IF mode. |  |  |
|  |  |  |  | 01 | 0 Hz IF mode. |  |  |
|  |  |  |  | 10 | $\mathrm{f}_{\mathrm{S}} \mathrm{Hz}$ IF mode. |  |  |
|  |  |  |  | 11 | Test mode. |  |  |
|  |  | 3 | DDC3 complex to real enable |  |  | 0x0 | RW |
|  |  |  |  | 0 | Complex (l and Q) outputs contain valid data. |  |  |
|  |  |  |  | 1 | Real (I) output only. Complex to real enabled. Uses extra $f_{s}$ mixing to convert to real. |  |  |
|  |  | [2:0] | DDC3 decimation rate select |  | Decimation filter selection. | 0x0 | RW |
|  |  |  |  | 000 | HB1 + HB2 filter selection: decimate by 2 (complex to real enabled), or decimate by 4 (complex to real disabled). |  |  |
|  |  |  |  | 001 | HB1 + HB2 + HB3 filter selection: decimate by 4 (complex to real enabled), or decimate by 8 (complex to real disabled). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 010 | HB1 + HB2 + HB3 + HB4 filter selection: decimate by 8 (complex to real enabled), or decimate by 16 (complex to real disabled). |  |  |
|  |  |  |  | 011 | HB1 filter selection: decimate by 1 (complex to real enabled), or decimate by 2 (complex to real disabled). |  |  |
|  |  |  |  | 100 | HB1 + TB2 filter selection: decimate by 3 (complex to real enabled), or decimate by 6 (complex to real disabled). |  |  |
|  |  |  |  | 101 | HB1 + HB2 + TB2 filter selection: decimate by 6 (complex to real enabled), or decimate by 12 (complex to real disabled). |  |  |
|  |  |  |  | 110 | HB1 + HB2 + HB3 + TB2 filter selection: decimate by 12 (complex to real enabled), or decimate by 24 (complex to real disabled). |  |  |
|  |  |  |  | 111 | Decimation determined by Register 0x0371, Bits[7:4]. |  |  |
| 0x0371 | DDC3 input select | [7:4] | DDC3 decimation rate select |  | Only valid when Register 0x0310, Bits[2:0] = 3'b111. | 0x0 | R/W |
|  |  |  |  | 0 | TB2 + HB4 + HB3 + HB2 + HB1 filter selection: decimate by 48 (complex to real disabled), or decimate by 24 (complex to real enabled). |  |  |
|  |  |  |  | 10 | FB2 + HB1 filter selection: decimate by 10 (complex to real disabled), or decimate by 5 (complex to real enabled). |  |  |
|  |  |  |  | 11 | FB2 + HB2 + HB1 filter selection: decimate by 20 (complex to real disabled), or decimate by 10 (complex to real enabled). |  |  |
|  |  |  |  | 100 | FB2 + HB3 + HB2 + HB1 filter selection: decimate by 40 (complex to real disabled), or decimate by 20 (complex to real enabled). |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x0374 | DDC3 NCO control | [7:4] | DDC3 NCO channel select mode |  | For edge control, the internal counter wraps when the Register 0x0374, Bits[3:0] value is reached. | 0x0 | R/W |
|  |  |  |  | 0 | Use Register 0x0314, Bits[3:0]. |  |  |
|  |  |  |  | 11 | 2'b00, GPIO A1, GPIO A0. |  |  |
|  |  |  |  | 1000 | Increment internal counter when rising edge of GPIO_A0 pin. |  |  |
|  |  |  |  | 1001 | Increment internal counter when rising edge of GPIO_A1 pin. |  |  |
|  |  | [3:0] | DDC3 NCO register map channel select |  | NCO channel select register map control. | 0x0 | R/W |
|  |  |  |  | 0 | Select NCO Channel 0. |  |  |
|  |  |  |  | 1 | Select NCO Channel 1. |  |  |
|  |  |  |  | 10 | Select NCO Channel 2. |  |  |
|  |  |  |  | 11 | Select NCO Channel 3. |  |  |
|  |  |  |  | 100 | Select NCO Channel 4. |  |  |
|  |  |  |  | 101 | Select NCO Channel 5. |  |  |
|  |  |  |  | 110 | Select NCO Channel 6. |  |  |
|  |  |  |  | 111 | Select NCO Channel 7. |  |  |
|  |  |  |  | 1000 | Select NCO Channel 8. |  |  |
|  |  |  |  | 1001 | Select NCO Channel 9. |  |  |
|  |  |  |  | 1010 | Select NCO Channel 10. |  |  |
|  |  |  |  | 1011 | Select NCO Channel 11. |  |  |
|  |  |  |  | 1100 | Select NCO Channel 12. |  |  |
|  |  |  |  | 1101 | Select NCO Channel 13. |  |  |
|  |  |  |  | 1110 | Select NCO Channel 14. |  |  |
|  |  |  |  | 1111 | Select NCO Channel 15. |  |  |
| 0x0375 | DDC3 phase control | [7:4] | Reserved |  | Reserved. | 0x0 | R |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [3:0] | DDC3 phase update index |  | Indexes the NCO channel whose phase and offset gets updated. The update method is based on the DDC phase update mode, which can be continuous or require chip transfer. | 0x0 | R/W |
|  |  |  |  | 0000 | Update NCO Channel 0. |  |  |
|  |  |  |  | 0001 | Update NCO Channel 1. |  |  |
|  |  |  |  | 0010 | Update NCO Channel 2. |  |  |
|  |  |  |  | 0011 | Update NCO Channel 3. |  |  |
| $0 \times 0376$ | DDC3 Phase Increment 0 | [7:0] | DDC3 phase increment [7:0] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.x f_{\mathrm{s}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x0377 | DDC3 Phase Increment 1 | [7:0] | DDC3 phase increment [15:8] |  | FTW. Twos complement phase increment value for the NCO . Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.x f_{\mathrm{s}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x0378 | DDC3 Phase Increment 2 | [7:0] | DDC3 phase increment [23:16] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\right.$ DDC phase increment $x f_{\mathrm{s}} / 2^{48}$. | 0x0 | R/W |
| 0x0379 | DDC3 Phase Increment 3 | [7:0] | DDC3 phase increment [31:24] |  | FTW. Twos complement phase increment value for the NCO. Complex mixing frequency $=\left(\mathrm{DDC}\right.$ phase increment $\left.\times \mathrm{f}_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x037A | DDC3 Phase Increment 4 | [7:0] | DDC3 phase increment [39:32] |  | FTW. Twos complement phase increment value for the NCO . Complex mixing frequency $=\left(\right.$ DDC phase increment $x f_{\mathrm{S}} / 2^{48}$. | $0 \times 0$ | R/W |
| 0x037B | DDC3 Phase Increment 5 | [7:0] | DDC3 phase increment [47:40] |  | FTW. Twos complement phase increment value for the NCO . Complex mixing frequency $=\left(\right.$ DDC phase increment $\left.\times f_{\mathrm{S}}\right) / 2^{48}$. | 0x0 | R/W |
| 0x037D | DDC3 Phase Offset 0 | [7:0] | DDC3 phase offset [7:0] |  | Twos complement phase offset value for the NCO. | $0 \times 0$ | R/W |
| 0x037E | DDC3 Phase Offset 1 | [7:0] | DDC3 phase offset [15:8] |  | Twos complement phase offset value for the NCO. | $0 \times 0$ | R/W |
| 0x037F | DDC3 Phase Offset 2 | [7:0] | DDC3 phase offset [23:16] |  | Twos complement phase offset value for the NCO. | $0 \times 0$ | R/W |
| 0x0380 | DDC3 Phase Offset 3 | [7:0] | DDC3 phase offset [31:24] |  | Twos complement phase offset value for the NCO. | $0 \times 0$ | R/W |
| 0x0381 | DDC3 Phase Offset 4 | [7:0] | DDC3 phase offset [39:32] |  | Twos complement phase offset value for the NCO. | 0x0 | R/W |
| 0x0382 | DDC3 Phase Offset 5 | [7:0] | DDC3 phase offset [47:40] |  | Twos complement phase offset value for the NCO. | $0 \times 0$ | R/W |
| 0x0387 | DDC3 test enable | [7:2] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 1 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | DDC3 I output test mode enable |  | I samples always use the Test Mode A block. The test mode is selected using the channel dependent Register 0x0550, Bits[3:0]. | 0x0 | R/W |
|  |  |  |  | 0 | Test mode disabled. |  |  |
|  |  |  |  | 1 | Test mode enabled. |  |  |
| 0x0390 | DDCO Phase Increment Fractional A0 | [7:0] | DDCO Phase Increment Fractional A [7:0] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |
| 0x0391 | DDCO Phase Increment Fractional A1 | [7:0] | DDCO Phase Increment Fractional A [15:8] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x0392 | DDCO Phase Increment Fractional A2 | [7:0] | DDCO Phase Increment Fractional A [23:16] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | R/W |
| $0 \times 0393$ | DDCO Phase Increment Fractional A3 | [7:0] | DDCO Phase Increment Fractional A [31:24] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |

AD9699

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x0394 | DDCO Phase Increment Fractional A4 | [7:0] | DDCO Phase Increment Fractional A [39:32] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x0395 | DDCO Phase Increment Fractional A5 | [7:0] | DDCO Phase Increment Fractional A [47:40] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | RW |
| 0x0398 | DDCO Phase Increment Fractional BO | [7:0] | DDCO Phase Increment Fractional B [7:0] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x0399 | DDCO Phase Increment Fractional B1 | [7:0] | DDCO Phase Increment Fractional B [15:8] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | R/W |
| 0x039A | DDCO Phase Increment Fractional B2 | [7:0] | DDCO Phase Increment Fractional B [23:16] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | R/W |
| 0x039B | DDCO Phase Increment Fractional B3 | [7:0] | DDCO Phase Increment Fractional B [31:24] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | RW |
| 0x039C | DDCO Phase Increment Fractional B4 | [7:0] | DDCO Phase Increment Fractional B [39:32] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | RW |
| 0x039D | DDCO Phase Increment Fractional B5 | [7:0] | DDCO Phase Increment Fractional B [47:40] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | R/W |
| 0x03A0 | DDC1 Phase Increment Fractional A0 | [7:0] | DDC1 Phase Increment Fractional A [7:0] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | R/W |
| 0x03A1 | DDC1 Phase Increment Fractional A1 | [7:0] | DDC1 Phase Increment Fractional A [15:8] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | R/W |
| 0x03A2 | DDC1 Phase Increment Fractional A2 | [7:0] | DDC1 Phase Increment Fractional A [23:16] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | R/W |
| 0x03A3 | DDC1 Phase Increment Fractional A3 | [7:0] | DDC1 Phase Increment Fractional A [31:24] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | RW |
| 0x03A4 | DDC1 Phase Increment Fractional A4 | [7:0] | DDC1 Phase Increment Fractional A [39:32] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | RW |
| 0x03A5 | DDC1 Phase Increment Fractional A5 | [7:0] | DDC1 Phase Increment Fractional A [47:40] |  | Numerator correction term for Modulus Phase Accumulator A. | $0 \times 0$ | RW |
| 0x03A8 | DDC1 Phase Increment Fractional B0 | [7:0] | DDC1 Phase Increment Fractional B [7:0] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | R/W |
| 0x03A9 | DDC1 Phase Increment Fractional B1 | [7:0] | DDC1 Phase Increment Fractional B [15:8] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x03AA | DDC1 Phase Increment Fractional B2 | [7:0] | DDC1 Phase Increment Fractional B [23:16] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | R/W |
| 0x03AB | DDC1 Phase Increment Fractional B3 | [7:0] | DDC1 Phase Increment Fractional B [31:24] |  | Denominator correction term for Modulus Phase Accumulator B. | $0 \times 0$ | RW |

AD9699

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x03AC | DDC1 Phase Increment Fractional B4 | [7:0] | DDC1 Phase Increment Fractional B [39:32] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03AD | DDC1 Phase Increment Fractional B5 | [7:0] | DDC1 Phase Increment Fractional B [47:40] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x03B0 | DDC2 Phase Increment Fractional A0 | [7:0] | DDC2 Phase Increment Fractional A [7:0] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03B1 | DDC2 Phase Increment Fractional A1 | [7:0] | DDC2 Phase Increment Fractional A [15:8] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03B2 | DDC2 Phase Increment Fractional A2 | [7:0] | DDC2 Phase Increment Fractional A [23:16] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03B3 | DDC2 Phase Increment Fractional A3 | [7:0] | DDC2 Phase Increment Fractional A [31:24] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03B4 | DDC2 Phase Increment Fractional A4 | [7:0] | DDC2 Phase Increment Fractional A [39:32] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |
| 0x03B5 | DDC2 Phase Increment Fractional A5 | [7:0] | DDC2 Phase Increment Fractional A [47:40] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03B8 | DDC2 Phase Increment Fractional BO | [7:0] | DDC2 Phase Increment Fractional B [7:0] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x03B9 | DDC2 Phase Increment Fractional B1 | [7:0] | DDC2 Phase Increment Fractional B [15:8] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03BA | DDC2 Phase Increment Fractional B2 | [7:0] | DDC2 Phase Increment Fractional B [23:16] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03BB | DDC2 Phase Increment Fractional B3 | [7:0] | DDC2 Phase Increment Fractional B [31:24] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03BC | DDC2 Phase Increment Fractional B4 | [7:0] | DDC2 Phase Increment Fractional B [39:32] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03BD | DDC2 Phase Increment Fractional B5 | [7:0] | DDC2 Phase Increment Fractional B [47:40] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03C0 | DDC3 Phase Increment Fractional AO | [7:0] | DDC3 Phase Increment Fractional A [7:0] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |
| 0x03C1 | DDC3 Phase Increment Fractional A1 | [7:0] | DDC3 Phase Increment Fractional A [15:8] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03C2 | DDC3 Phase Increment Fractional A2 | [7:0] | DDC3 Phase Increment Fractional A [23:16] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |
| 0x03C3 | DDC3 Phase Increment Fractional A3 | [7:0] | DDC3 Phase Increment Fractional A [31:24] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | RW |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x03C4 | DDC3 Phase Increment Fractional A4 | [7:0] | DDC3 Phase Increment Fractional A [39:32] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |
| 0x03C5 | DDC3 Phase Increment Fractional A5 | [7:0] | DDC3 Phase Increment Fractional A [47:40] |  | Numerator correction term for Modulus Phase Accumulator A. | 0x0 | R/W |
| 0x03C8 | DDC3 Phase Increment Fractional BO | [7:0] | DDC3 Phase Increment Fractional B [7:0] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03C9 | DDC3 Phase Increment Fractional B1 | [7:0] | DDC3 Phase Increment Fractional B [15:8] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x03CA | DDC3 Phase Increment Fractional B2 | [7:0] | DDC3 Phase Increment Fractional B [23:16] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03CB | DDC3 Phase Increment Fractional B3 | [7:0] | DDC3 Phase Increment Fractional B [31:24] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | R/W |
| 0x03CC | DDC3 Phase <br> Increment Fractional <br> B4 | [7:0] | DDC3 Phase Increment Fractional B [39:32] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| 0x03CD | DDC3 Phase Increment Fractional B5 | [7:0] | DDC3 Phase Increment Fractional B [47:40] |  | Denominator correction term for Modulus Phase Accumulator B. | 0x0 | RW |
| Digital Outputs and Test Modes Registers |  |  |  |  |  |  |  |
| 0x0550 | ADC test mode control (local) | 7 | User pattern selection |  | Test mode user pattern selection. This bit is only used when Register $0 \times 0550$, Bits $[3: 0]=4^{\prime}$ b1000 (user input mode). Otherwise, it is ignored. User Pattern 1 is found in the User Pattern 1 MSB register (Register 0x0552) and the User Pattern 1 LSB (Register 0x0551) registers. User Pattern 2 is found in the User Pattern 2 MSB register (Register 0x0554) and the User Patter 2 LSB (Register 0x0553) register, and so on. | 0x0 | R/W |
|  |  |  |  | 0 | Continuous/repeat pattern. Place each user pattern (1, 2, 3, and 4) on the output for 1 clock cycle and then repeat. (Output User Pattern $1,2,3,4,1,2,3,4,1,2,3,4$, and so on.) |  |  |
|  |  |  |  | 1 | Single pattern. Place each user pattern ( $1,2,3$, and 4 ) on the output for 1 clock cycle and then output all zeros. (Output User Pattern 1, 2, 3,4 , and then output all zeros.) |  |  |
|  |  | 6 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 5 | Reset PN long generator |  | Test mode long pseudorandom number test generator reset. | 0x0 | R/W |
|  |  |  |  | 0 | Long PN enabled. |  |  |
|  |  |  |  | 1 | Long PN held in reset. |  |  |
|  |  | 4 | Reset PN short generator |  | Test mode short pseudorandom number test generator reset. | 0x0 | R/W |
|  |  |  |  | 0 | Short PN enabled. |  |  |
|  |  |  |  | 1 | Short PN held in reset. |  |  |
|  |  | [3:0] | Test mode selection |  | Test mode generation selection. | 0x0 | R/W |
|  |  |  |  | 0000 | Off (normal operation). |  |  |
|  |  |  |  | 0001 | Midscale short. |  |  |
|  |  |  |  | 0010 | Positive full scale. |  |  |
|  |  |  |  | 0011 | Negative full scale. |  |  |
|  |  |  |  | 0100 | Alternating checker board. |  |  |
|  |  |  |  | 0101 | PN sequence (long). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 0110 | PN sequence (short). |  |  |
|  |  |  |  | 0111 | 1/0 word toggle. |  |  |
|  |  |  |  | 1000 | User pattern test mode (used with Register 0x0550, Bit 7 and the User Pattern 1, User Pattern 2, User Pattern 3, and User Pattern 4 registers). |  |  |
|  |  |  |  | 1111 | Ramp output. |  |  |
| $0 \times 0551$ | User Pattern 1 LSB | [7:0] | User Pattern 1 [7:0] |  | User Test Pattern 1 least significant byte. | $0 \times 0$ | R/W |
| $0 \times 0552$ | User Pattern 1 MSB | [7:0] | User Pattern 1 [15:8] |  | User Test Pattern 1 least significant byte. | $0 \times 0$ | R/W |
| $0 \times 0553$ | User Pattern 2 LSB | [7:0] | User Pattern 2 [7:0] |  | User Test Pattern 2 least significant byte. | 0x0 | R/W |
| $0 \times 0554$ | User Pattern 2 MSB | [7:0] | User Pattern 2 [15:8] |  | User Test Pattern 2 least significant byte. | 0x0 | R/W |
| $0 \times 0555$ | User Pattern 3 LSB | [7:0] | User Pattern 3 [7:0] |  | User Test Pattern 3 least significant bits. | $0 \times 0$ | R/W |
| 0x0556 | User Pattern 3 MSB | [7:0] | User Pattern 3 [15:8] |  | User Test Pattern 3 least significant bits. | $0 \times 0$ | R/W |
| $0 \times 0557$ | User Pattern 4 LSB | [7:0] | User Pattern 4 [7:0] |  | User Test Pattern 4 least significant bits. | 0x0 | R/W |
| 0x0558 | User Pattern 4 MSB | [7:0] | User Pattern 4 [15:8] |  | User Test Pattern 4 least significant bits. | $0 \times 0$ | R/W |
| 0x0559 | Output Mode Control 1 | [7:4] | Converter control Bit 1 selection |  |  | 0x0 | R/W |
|  |  |  |  | 0000 | Tie low (1'b0). |  |  |
|  |  |  |  | 0001 | Overrange bit. |  |  |
|  |  |  |  | 0010 | Signal monitor bit. |  |  |
|  |  |  |  | 0011 | Fast detect (FD) bit. |  |  |
|  |  |  |  | 0101 | SYSREF. |  |  |
|  |  | [3:0] | Converter control Bit 0 selection |  |  | 0x0 | R/W |
|  |  |  |  | 0000 | Tie low (1'b0). |  |  |
|  |  |  |  | 0001 | Overrange bit. |  |  |
|  |  |  |  | 0010 | Signal monitor bit. |  |  |
|  |  |  |  | 0011 | Fast detect (FD) bit. |  |  |
|  |  |  |  | 0101 | SYSREF. |  |  |
| 0x055A | Output Mode Control $2$ | [7:4] | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [3:0] | Converter control Bit 2 selection |  |  | $0 \times 1$ | R/W |
|  |  |  |  | 0000 | Tie low (1'b0). |  |  |
|  |  |  |  | 0001 | Overrange bit. |  |  |
|  |  |  |  | 0010 | Signal monitor bit. |  |  |
|  |  |  |  | 0011 | Fast detect (FD) bit. |  |  |
|  |  |  |  | 0101 | SYSREF. |  |  |
| $0 \times 0561$ | Out sample mode | [7:3] | Reserved |  | Reserved. | 0x0 | R/W |
|  |  | 2 | Sample invert |  |  | 0x0 | R/W |
|  |  |  |  | 0 | ADC sample data is not inverted. |  |  |
|  |  |  |  | 1 | ADC sample data is inverted. |  |  |
|  |  | [1:0] | Data format select |  |  | $0 \times 1$ | R/W |
|  |  |  |  | 00 | Offset binary. |  |  |
|  |  |  |  | 01 | Twos complement (default). |  |  |
| 0x0562 | Out overrange clear | [7:0] | Data format overrange clear |  | Overrange clear bits (one bit for each virtual converter). Writing a 1 to the overrange clear bit clears the corresponding overrange sticky bit. | 0x0 | R/W |
|  |  |  |  | 0 | Overrange bit enabled. |  |  |
|  |  |  |  | 1 | Overrange bit cleared. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 0563$ | Out overrange status | [7:0] | Data format overrange |  | Overrange sticky bit status (one bit for each virtual converter). Writing a 1 to the overrange clear bit clears the corresponding overrange sticky bit. | 0x0 | R |
|  |  |  |  | 0 | No overrange occurred. |  |  |
|  |  |  |  | 1 | Overrange occurred. |  |  |
| 0x0564 | Out channel select | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | Converter channel swap control |  |  | $0 \times 0$ | R/W |
|  |  |  |  | 0 | Normal channel ordering. |  |  |
|  |  |  |  | 1 | Channel swap enabled. |  |  |
| 0x056E | PLL control | [7:4] | JESD204B lane rate control |  |  | 0x3 | R/W |
|  |  |  |  | 0000 | Lane rate $=6.75 \mathrm{Gbps}$ to 13.5 Gbps . |  |  |
|  |  |  |  | 0001 | Lane rate $=3.375 \mathrm{Gbps}$ to 6.75 Gbps . |  |  |
|  |  |  |  | 0011 | Lane rate $=13.5 \mathrm{Gbps}$ to 15.5 Gbps . |  |  |
|  |  |  |  | 0101 | Lane rate $=1.6875 \mathrm{Gbps}$ to 3.375 Gbps . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x056F | PLL status | 7 | PLL lock status |  |  | $0 \times 0$ | R |
|  |  |  |  | 0 | Not locked. |  |  |
|  |  |  |  | 1 | Locked. |  |  |
|  |  | [6:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 3 | PLL loss of lock |  | Loss of lock sticky bit. |  |  |
|  |  |  |  | 1 | Indicate a loss of lock has occurred at some time. Cleared by setting Register 0x0571, Bit 0 . |  |  |
|  |  | [2:0] | Reserved |  | Reserved. |  |  |
| 0x0570 | $\mathrm{f}_{\mathrm{S}} \times 4$ configuration | [7:0] |  |  | See the fS $\times 4$ Mode section. | 0xFF | R/W |
|  |  |  |  | OxFD | $\begin{aligned} & L=4, M=1, F=2, S=4, N^{\prime}=16, N=16, C S=0, C F=0, H D=0, f s \\ & \times 4 \text { mode enabled } \end{aligned}$ |  |  |
|  |  |  |  | OxFF | $\mathrm{f}_{\mathrm{S}} \times 4$ mode disabled. L, M, and F set by Register 0×058B, Bits[4:0], Register 0x58E, Bits[7:0], and Register 0x058C, Bits[7:0], respectively. |  |  |
| 0x0571 | JESD204B Link Control 1 | 7 | Standby mode |  |  | $0 \times 0$ | RW |
|  |  |  |  | 0 | Standby mode forces zeros for all converter samples. |  |  |
|  |  |  |  | 1 | Standby mode forces code group synchronization (K28.5 characters). |  |  |
|  |  | 6 | Tail bit(t) PN |  |  | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | 5 | Long transport layer test |  |  | 0x0 | RW |
|  |  |  |  | 0 | JESD204B test samples disabled. |  |  |
|  |  |  |  | 1 | JESD204B test samples enabled, long transport layer test sample sequence (as specified in JESD204B Section 5.1.6.3) sent on all link lanes. |  |  |
|  |  | 4 | Lane synchronization |  |  | 0x1 | R/W |
|  |  |  |  | 0 | Disable FACI uses /K28.71. |  |  |
|  |  |  |  | 1 | Enable FACl uses /K28.3/ and/K28.7/. |  |  |
|  |  | [3:2] | ILAS sequence mode |  |  | 0x1 | R/W |
|  |  |  |  | 00 | Initial lane alignment sequence disabled (JESD204B Section 5.3.3.5). |  |  |
|  |  |  |  | 01 | Initial lane alignment sequence enabled (JESD204B Section 5.3.3.5). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 11 | Initial lane alignment sequence always on test mode. JESD204B data link layer test mode where repeated lane alignment sequence (as specified in JESD204B Section 5.3.3.8.2) sent on all lanes. |  |  |
|  |  | 1 | FACI |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Frame alignment character insertion enabled (JESD204B Section 5.3.3.4). |  |  |
|  |  |  |  | 1 | Frame alignment character insertion disabled. For debug only (JESD204B Section 5.3.3.4). |  |  |
|  |  | 0 | Link control |  |  | 0x0 | R/W |
|  |  |  |  | 0 | JESD204B serial transmit link enabled. Transmission of the /K28.5/ characters for code group synchronization is controlled by the SYNC~ signal. |  |  |
|  |  |  |  | 1 | JESD204B serial transmit link powered down (held in reset and clock gated). |  |  |
| 0x0572 | JESD204B Link Control 2 | [7:6] | SYNCINB $\pm$ pin control |  |  | 0x0 | RW |
|  |  |  |  | 00 | Normal mode. |  |  |
|  |  |  |  | 10 | Ignore SYNCINB $\pm$ (force CGS). |  |  |
|  |  |  |  | 11 | Ignore SYNCINB $\pm$ (force ILAS/user data). |  |  |
|  |  | 5 | SYNCINB $\pm$ pin invert |  |  | 0x0 | R/W |
|  |  |  |  | 0 | SYNCINB $\pm$ pin not inverted. |  |  |
|  |  |  |  | 1 | SYNCINB $\pm$ pin inverted. |  |  |
|  |  | 4 | SYNCINB $\pm$ pin type |  |  | 0x0 | RW |
|  |  |  |  | 0 | LVDS differential pair SYNC~ input. |  |  |
|  |  |  |  | 1 | CMOS single-ended SYNC~ input. SYNCINB+ used. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 2 | 8-bit/10-bit bypass |  |  | 0x0 | R/W |
|  |  |  |  | 0 | 8-bit/10-bit enabled. |  |  |
|  |  |  |  | 1 | 8 -bit/10-bit bypassed (most significant 2 bits are 0). |  |  |
|  |  | 1 | 8-bit/10-bit bit invert |  |  | 0x0 | RW |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert a, , b, c, d, e, f, g, h, l, and j symbols. |  |  |
|  |  | 0 | Reserved |  | Reserved. | 0x0 | RW |
| 0x0573 | JESD204B Link Control 3 | [7:6] | Checksum mode |  |  | 0x0 | RW |
|  |  |  |  | 00 | Checksum is the sum of all 8 -bit registers in the link configuration table. |  |  |
|  |  |  |  | 01 | Checksum is the sum of all individual link configuration fields (LSB aligned). |  |  |
|  |  |  |  | 10 | Checksum is disabled (set to zero). For test purposes only. |  |  |
|  |  |  |  | 11 | Unused. |  |  |
|  |  | [5:4] | Test injection point |  |  | 0x0 | R/W |
|  |  |  |  | 0 | N ' sample input. |  |  |
|  |  |  |  | 1 | 10-bit data at 8-bit/10-bit output (for PHY testing). |  |  |
|  |  |  |  | 10 | 8 -bit data at scrambler input. |  |  |
|  |  | [3:0] | JESD204B test mode patterns |  |  | 0x0 | RW |
|  |  |  |  | 0 | Normal operation (test mode disabled). |  |  |
|  |  |  |  | 1 | Alternating checkerboard. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 10 | 1/0 word toggle. |  |  |
|  |  |  |  | 11 | 31-bit pseudorandom number (PN) sequence: $x^{31}+x^{28}+1$. |  |  |
|  |  |  |  | 100 | 23-bit PN sequence: $x^{23}+x^{18}+1$. |  |  |
|  |  |  |  | 101 | 15-bit PN sequence: $x^{15}+x^{14}+1$. |  |  |
|  |  |  |  | 110 | $9-$ bit PN sequence: $x^{9}+x^{5}+1$. |  |  |
|  |  |  |  | 111 | 7 -bit PN sequence: $x^{7}+x^{6}+1$. |  |  |
|  |  |  |  | 1000 | Ramp output. |  |  |
|  |  |  |  | 1110 | Continuous/repeat user test. |  |  |
|  |  |  |  | 1111 | Single user test. |  |  |
| 0x0574 | JESD204B Link Control 4 | [7:4] | ILAS delay |  |  | $0 \times 0$ | R/W |
|  |  |  |  | 0 | Transmit ILAS on first LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1 | Transmit ILAS on second LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 10 | Transmit ILAS on third LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 11 | Transmit ILAS on fourth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 100 | Transmit ILAS on fifth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 101 | Transmit ILAS on sixth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 110 | Transmit ILAS on seventh LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 111 | Transmit ILAS on eighth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1000 | Transmit ILAS on ninth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1001 | Transmit ILAS on tenth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1010 | Transmit ILAS on eleventh LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1011 | Transmit ILAS on twelfth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1100 | Transmit ILAS on thirteenth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1101 | Transmit ILAS on fourteenth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1110 | Transmit ILAS on fifteenth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  |  |  | 1111 | Transmit ILAS on sixteenth LMFC after SYNCINB $\pm$ deasserted. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | Link layer test mode |  |  | 0x0 | R/W |
|  |  |  |  | 000 | Normal operation (link layer test mode disabled). |  |  |
|  |  |  |  | 001 | Continuous sequence of /D21.5/ characters. |  |  |
|  |  |  |  | 010 | Reserved. |  |  |
|  |  |  |  | 011 | Reserved. |  |  |
|  |  |  |  | 100 | Modified RPAT test sequence. |  |  |
|  |  |  |  | 101 | JSPAT test sequence. |  |  |
|  |  |  |  | 110 | JTSPAT test sequence. |  |  |
|  |  |  |  | 111 | Reserved. |  |  |
| $0 \times 0578$ | JESD204B LMFC offset | [7:5] | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [4:0] | LMFC phase offset value |  | Local multiframe clock (LMFC) phase offset value (in frame clocks). Refer to the Deterministic Latency section. | $0 \times 0$ | R/W |
| $0 \times 0580$ | JESD204B DID configuration | [7:0] | JESD204B Tx DID value |  | JESD204B serial device identification (DID) number. | 0x0 | R/W |
| $0 \times 0581$ | JESD204B BID configuration | [7:4] | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [3:0] | JESD204B Tx BID value |  | JESD204B serial bank identification (BID) number (extension to DID). | $0 \times 0$ | R/W |
| $0 \times 0583$ | JESD204B LID0 configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |

AD9699

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | [4:0] | Lane 0 LID value |  | JESD204B serial lane identification (LID) number for Lane 0. | 0x0 | R/W |
| 0x0584 | JESD204B LID1 configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 1 LID value |  | JESD204B serial lane identification (LID) number for Lane 1. | 0x1 | R/W |
| 0x0585 | JESD204B LID2 <br> configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 2 LID value |  | JESD204B serial lane identification (LID) number for Lane 2. | 0x2 | R/W |
| 0x0586 | JESD204B LID3 configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 3 LID value |  | JESD204B serial lane identification (LID) number for Lane 3. | 0x3 | R/W |
| 0x0587 | JESD204B LID4 <br> configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 4 LID value |  | JESD204B serial lane identification (LID) number for Lane 4. | 0x4 | R/W |
| 0x0588 | JESD204B LID5 configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 5 LID value |  | JESD204B serial lane identification (LID) number for Lane 5. | 0x5 | R/W |
| 0x0589 | JESD204B LID6 configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 6 LID value |  | JESD204B serial lane identification (LID) number for Lane 6. | 0x6 | RW |
| 0x058A | JESD204B LID7 <br> configuration | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Lane 7 LID value |  | JESD204B serial lane identification (LID) number for Lane 7. | 0x7 | RW |
| 0x058B | JESD204B <br> scrambling and number lanes (L) configuration | 7 | $\begin{aligned} & \text { JESD204B scrambling } \\ & \text { (SCR) } \end{aligned}$ |  |  | $0 \times 1$ | RW |
|  |  |  |  | 0 | JESD204B scrambler disabled ( $\mathrm{SCR}=0$ ). |  |  |
|  |  |  |  | 1 | JESD204B scrambler enabled (SCR = 1). |  |  |
|  |  | [6:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | JESD204B lanes (L) |  |  | 0x7 | R/W |
|  |  |  |  | 0x0 | One lane per link ( $\mathrm{L}=1$ ). |  |  |
|  |  |  |  | 0x1 | Two lanes per link ( $L=2$ ). |  |  |
|  |  |  |  | 0x3 | Four lanes per link ( $L=4$ ). |  |  |
|  |  |  |  | 0x7 | Eight lanes per Link (L = 8). |  |  |
| 0x058C | $\begin{aligned} & \text { JESD204B link } \\ & \text { number of octets per } \\ & \text { frames (F) } \end{aligned}$ | [7:0] | JESD204B F configuration |  | JESD204B number of octets per frame ( $\mathrm{F}=\mathrm{JESD204B}$ F configuration +1 ) | 0x0 | RW |
|  |  |  |  | 0 | $\mathrm{F}=1$. |  |  |
|  |  |  |  | 1 | $\mathrm{F}=2$. |  |  |
|  |  |  |  | 10 | $F=3$. |  |  |
|  |  |  |  | 11 | $F=4$. |  |  |
|  |  |  |  | 101 | $F=6$. |  |  |
|  |  |  |  | 111 | $\mathrm{F}=8$. |  |  |
|  |  |  |  | 1111 | $\mathrm{F}=16$. |  |  |
| 0x058D | $\begin{aligned} & \text { JESD204B link } \\ & \text { number of frames } \\ & \text { per multiframe (K) } \end{aligned}$ | [7:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | JESD204B K configuration |  | JESD204B number of frames per multiframe ( $\mathrm{K}=\mathrm{JESD204B} \mathrm{~K}$ configuration +1 ). Only values where $\mathrm{F} \times \mathrm{K}$ is divisible by 4 can be used. | 0x1F | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x058E | $\begin{array}{\|l\|} \hline \text { JESD204B link } \\ \text { number of } \\ \text { converters (M) } \\ \hline \end{array}$ | [7:0] | JESD204B M configuration |  | JESD204B number of converters per link/device ( $M$ = JESD204B M configuration). | 0x1 | RW |
|  |  |  |  | 0 | Link connected to one virtual converter ( $M=1$ ). |  |  |
|  |  |  |  | 1 | Link connected to two virtual converters ( $M=2$ ). |  |  |
|  |  |  |  | 11 | Link connected to four virtual converters ( $M=4$ ). |  |  |
|  |  |  |  | 111 | Link connected to eight virtual converters ( $M=8$ ). |  |  |
| 0x058F | JESD204B number of control bits (CS) and ADC resolution (N) | [7:6] | Number of control bits (CS) per sample |  |  | 0x0 | RW |
|  |  |  |  | 0 | No control bits (CS = 0). |  |  |
|  |  |  |  | 1 | 1 control bit (CS = 1), Control Bit 2 only. |  |  |
|  |  |  |  | 10 | 2 control bits ( $C S=2$ ), Control Bit 2 and Control Bit 1 only. |  |  |
|  |  |  |  | 11 | 3 control bits (CS = 3), all control bits (Control Bit 2, Control Bit 1, and Control Bit 0). |  |  |
|  |  | 5 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | ADC converter resolution <br> (N) |  |  | 0xF | RW |
|  |  |  |  | 00110 | $\mathrm{N}=7$-bit resolution. |  |  |
|  |  |  |  | 00111 | $N=8$-bit resolution. |  |  |
|  |  |  |  | 01000 | $\mathrm{N}=9$-bit resolution. |  |  |
|  |  |  |  | 01001 | $N=10$-bit resolution. |  |  |
|  |  |  |  | 01010 | $N=11$-bit resolution. |  |  |
|  |  |  |  | 01011 | $N=12$-bit resolution. |  |  |
|  |  |  |  | 01100 | $N=13$-bit resolution. |  |  |
|  |  |  |  | 01101 | $N=14$-bit resolution. |  |  |
|  |  |  |  | 01110 | $N=15$-bit resolution. |  |  |
|  |  |  |  | 01111 | $N=16$-bit resolution. |  |  |
| 0x0590 | JESD204B SCV NP <br> configuration | [7:5] | Subclass support |  |  | 0x1 | RW |
|  |  |  |  | 000 | Subclass 0 . |  |  |
|  |  |  |  | 001 | Subclass 1. |  |  |
|  |  | [4:0] | ADC number of bits per sample ( N ') |  |  | 0xF | RW |
|  |  |  |  | 00111 | $\mathrm{N}^{\prime}=8$. |  |  |
|  |  |  |  | 01011 | $\mathrm{N}^{\prime}=12$. |  |  |
|  |  |  |  | 01111 | N' $=16$. |  |  |
| 0x0591 | JESD204B JV S configuration | [7:5] | Reserved |  | Reserved. | 0x1 | R |
|  |  | [4:0] | Samples per converter frame cycle (S) |  | Samples per converter frame cycle (S = Register 0x0591, Bits[4:0] + 1). | $0 \times 0$ | R |
| 0x0592 | JESD204B HD CF configuration | 7 | HD value |  |  | $0 \times 0$ | R |
|  |  |  |  | 0 | High density format disabled. |  |  |
|  |  |  |  | 1 | High density format enabled. |  |  |
|  |  | [6:5] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [4:0] | Control words per frame clock cycle per link (CF) |  | Number of control words per frame clock cycle per link (CF = Register 0x0592, Bits[4:0]). | $0 \times 0$ | R |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x05A0 | JESD204B Checksum 0 configuration | [7:0] | Checksum 0 checksum value for SERDOUTO $\pm$ |  | Serial checksum value for Lane 0 . Automatically calculated for each lane. Sum (all link configuration parameters for Lane 0 ) mod 256. | 0xC3 | R |
| 0x05A1 | JESD204B Checksum 1 configuration | [7:0] | Checksum 1 checksum value for SERDOUT1 $\pm$ |  | Serial checksum value for Lane 1. Automatically calculated for each lane. Sum (all link configuration parameters for Lane 1) $\bmod 256$. | 0xC4 | R |
| 0x05A2 | JESD204B Checksum 2 configuration | [7:0] | Checksum 2 checksum value for SERDOUT2 $\pm$ |  | Serial checksum value for Lane 2. Automatically calculated for each lane. Sum (all link configuration parameters for each lane) mod 256. | 0xC5 | R |
| 0x05A3 | JESD204B Checksum 3 configuration | [7:0] | Checksum 3 checksum value for SERDOUT3 $\pm$ |  | Serial checksum value for Lane 3. Automatically calculated for each lane. Sum (all link configuration parameters for Lane 3) mod 256. | 0xC6 | R |
| 0x05B0 | JESD204B lane power-down | 7 | JESD204B Lane 7 powerdown |  | Physical Lane 7 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT7 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT7 $\pm$ power-down. |  |  |
|  |  | 6 | JESD204B Lane 6 powerdown |  | Physical Lane 6 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT6 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT6 $\pm$ power-down. |  |  |
|  |  | 5 | JESD204B Lane 5 powerdown |  | Physical Lane 5 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT5 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT5 $\pm$ power-down. |  |  |
|  |  | 4 | JESD204B Lane 4 powerdown |  | Physical Lane 4 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT4 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT4 4 power-down. |  |  |
|  |  | 3 | JESD204B Lane 3 powerdown |  | Physical Lane 3 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT3 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT3 $\ddagger$ power-down. |  |  |
|  |  | 2 | JESD204B Lane 2 powerdown |  | Physical Lane 2 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT2 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT2 $\pm$ power-down. |  |  |
|  |  | 1 | JESD204B Lane 1 powerdown |  | Physical Lane 1 force power-down. | 0x0 | RW |
|  |  |  |  | 0 | SERDOUT1 $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUT1 $\pm$ power-down. |  |  |
|  |  | 0 | JESD204B Lane 0 powerdown |  | Physical Lane 0 force power-down. | 0x0 | R/W |
|  |  |  |  | 0 | SERDOUTO $\pm$ normal operation. |  |  |
|  |  |  |  | 1 | SERDOUTO $\pm$ power-down. |  |  |
| 0x05B2 | JESD204B Lane Assign 1 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT1 $\pm$ lane assignment |  | Physical Lane 1 assignment. | 0x1 | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1 (default). |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUTO $\pm$ lane assignment |  | Physical Lane 0 assignment. | 0x0 | R/W |
|  |  |  |  | 0 | Logical Lane 0 (default). |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
| 0x05B3 | JESD204B Lane Assign 2 | 7 | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [6:4] | SERDOUT3 $\pm$ lane assignment |  | Physical Lane 3 assignment. | $0 \times 3$ | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3 (default). |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUT2 $\pm$ lane assignment |  | Physical Lane 2 assignment. | $0 \times 2$ | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1 |  |  |
|  |  |  |  | 10 | Logical Lane 2 (default). |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
| 0x05B5 | JESD204B Lane Assign 3 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT5 $\pm$ lane assignment |  | Physical Lane 5 assignment. | 0x5 | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5 (default). |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
|  |  | 3 | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [2:0] | SERDOUT4 $\pm$ lane assignment |  | Physical Lane 4 assignment. | 0x4 | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4 (default). |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
| 0x05B6 | JESD204B Lane Assign 4 | 7 | Reserved |  | Reserved. | $0 \times 0$ | R |
|  |  | [6:4] | SERDOUT7 $\pm$ lane assignment |  | Physical Lane 7 assignment. | $0 \times 7$ | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6. |  |  |
|  |  |  |  | 111 | Logical Lane 7 (default). |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUT6 $\pm$ lane assignment |  | Physical Lane 6 assignment. | $0 \times 6$ | R/W |
|  |  |  |  | 0 | Logical Lane 0. |  |  |
|  |  |  |  | 1 | Logical Lane 1. |  |  |
|  |  |  |  | 10 | Logical Lane 2. |  |  |
|  |  |  |  | 11 | Logical Lane 3. |  |  |
|  |  |  |  | 100 | Logical Lane 4. |  |  |
|  |  |  |  | 101 | Logical Lane 5. |  |  |
|  |  |  |  | 110 | Logical Lane 6 (default). |  |  |
|  |  |  |  | 111 | Logical Lane 7. |  |  |
| 0x05BF | SERDOUTx $\pm$ data invert | 7 | Invert SERDOUT7 $\pm$ data |  | Invert SERDOUT7 $\pm$ data. | $0 \times 0$ | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 6 | Invert SERDOUT6 $\pm$ data |  | Invert SERDOUT6 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 5 | Invert SERDOUT5 $\pm$ data |  | Invert SERDOUT5 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |

AD9699

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 4 | Invert SERDOUT4さ data |  | Invert SERDOUT4 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 3 | Invert SERDOUT3 $\pm$ data |  | Invert SERDOUT3 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 2 | Invert SERDOUT2 $\pm$ data |  | Invert SERDOUT2 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 1 | Invert SERDOUT1 $\pm$ data |  | Invert SERDOUT1 $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
|  |  | 0 | Invert SERDOUTO $\pm$ data |  | Invert SERDOUTO $\pm$ data. | 0x0 | R/W |
|  |  |  |  | 0 | Normal. |  |  |
|  |  |  |  | 1 | Invert. |  |  |
| 0x05C0 | JESD204B Swing Adjust 1 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT1 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT1 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1. |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUTO $\pm$ voltage swing adjust |  | Output swing level for SERDOUTO $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 1. |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
| 0x05C1 | JESD204B Swing Adjust 2 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT3 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT3 $\pm$. | 0x1 | RW |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUT2 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT2 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 1. |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
| 0x05C2 | JESD204B Swing Adjust 3 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT5 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT5 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 1. |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUT4 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT4 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 1. |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
| 0x05C3 | JESD204B Swing Adjust 4 | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | SERDOUT7 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT7 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | SERDOUT6 $\pm$ voltage swing adjust |  | Output swing level for SERDOUT6 $\pm$. | 0x1 | R/W |
|  |  |  |  | 000 | $1.0 \times$ DRVDD1. |  |  |
|  |  |  |  | 001 | $0.850 \times$ DRVDD1 |  |  |
|  |  |  |  | 010 | $0.750 \times$ DRVDD1. |  |  |
| 0x05C4 | SERDOUTO preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | R/W |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUTO $\pm$ |  | Set post tap level. | 0x0 | R/W |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x05C5 | SERDOUT1 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT1 $\pm$ |  | Set post tap level. | 0x0 | R/W |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x05C6 | SERDOUT2 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | R/W |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT2 $\pm$ |  | Set post tap level. | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x05C7 | SERDOUT3 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | R/W |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT3 $\pm$ |  | Set post tap level. | 0x0 | RW |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | RW |
| 0x05C8 | SERDOUT4 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT4士 |  | Set post tap level. | 0x0 | RW |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x05C9 | SERDOUT5 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT5 $\pm$ |  | Set post tap level. | 0x0 | RW |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | RW |
| 0x05CA | SERDOUT6 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT6 $\pm$ |  | Set post tap level. | 0x0 | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x05CB | SERDOUT7 preemphasis select | 7 | Post tap enable |  | Post tap enable. | 0x0 | RW |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [6:4] | Set post tap level for SERDOUT7 $\pm$ |  | Set post tap level. | 0x0 | RW |
|  |  |  |  | 000 | 0 dB . |  |  |
|  |  |  |  | 001 | 3 dB . |  |  |
|  |  |  |  | 010 | 6 dB . |  |  |
|  |  |  |  | 011 | 9 dB . |  |  |
|  |  |  |  | 100 | 12 dB . |  |  |
|  |  | [3:0] | Reserved |  | Reserved. | 0x0 | R/W |
| 0x1222 | JESD204B PLL <br> calibration | [7:0] |  |  | See Table 30. | 0x00 | RW |
|  |  |  |  | 0x00 | JESD204B PLL normal operation. |  |  |
|  |  |  |  | 0x04 | Reset JESD204B PLL calibration |  |  |
| 0x1228 | JESD204B PLL <br> start-up control | [7:0] |  |  | See Table 30. | 0xOF | RW |
|  |  |  |  | 0x0F | JESD204B start-up circuit in normal operation. |  |  |
|  |  |  |  | 0x4F | Reset JESD204B start-up circuit. |  |  |
| 0x1262 | JESD204B PLL LOL <br> bit control | [7:0] |  |  | See Table 30. | 0x00 | R/W |
|  |  |  |  | 0x00 | Loss of lock bit normal operation. |  |  |
|  |  |  |  | 0x80 | Clear loss of lock bit. |  |  |
| Programmable Filter Control and Coefficients Registers |  |  |  |  |  |  |  |
| Ox0DF8 | PFILT control | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | PFILT mode |  | Programmable filter (PFILT) mode. | 0x0 | R/W |
|  |  |  |  | 000 | Disabled (filters bypassed). |  |  |
|  |  |  |  | 001 | Single filter (X only). |  |  |
|  |  |  |  |  | $\operatorname{DOUT}[n]=\operatorname{DIN}[n] \times X[n]$. |  |  |
|  |  |  |  | 010 | Single filter ( X and Y together). |  |  |
|  |  |  |  |  | DOUT[ $n]=\operatorname{DIN}[n] *$ XY_[n]. |  |  |
|  |  |  |  | 100 | Cascaded filters ( X to Y ). |  |  |
|  |  |  |  |  | $\operatorname{DOUT}[n]=\operatorname{DIN}[n] \times X[n] \times Y[n]$. |  |  |
|  |  |  |  | 111 | Real 96-tap filter. |  |  |
|  |  |  |  |  | DOUT[n] = DIN_I[n] $\times$ XY[n]. |  |  |
| 0x0DF9 | PFILT gain | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [6:4] | PFILT Y gain |  | PFILT Y gain. | 0x0 | R/W |
|  |  |  |  | 110 | -12 dB loss. |  |  |
|  |  |  |  | 111 | -6 dB loss. |  |  |
|  |  |  |  | 000 | 0 dB gain. |  |  |
|  |  |  |  | 001 | +6 dB gain. |  |  |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 010 | +12 dB gain. |  |  |
|  |  | 3 | Reserved |  | Reserved. | 0x0 | R |
|  |  | [2:0] | PFILT X gain |  | PFILT X gain. | 0x0 | RW |
|  |  |  |  | 110 | -12 dB loss. |  |  |
|  |  |  |  | 111 | -6 dB loss. |  |  |
|  |  |  |  | 000 | 0 dB gain. |  |  |
|  |  |  |  | 001 | +6 dB gain. |  |  |
|  |  |  |  | 010 | +12 dB gain. |  |  |
| $\begin{aligned} & \hline 0 \times 0 \mathrm{EO} \text { to } \\ & \text { OxOETF } \end{aligned}$ | PFILT X Coefficient X | [7:0] | Programmable Filter X Coefficient 0 to 127 |  | Refer to the coefficient table (Table 14) in the Programmable FIR Filters section for details. Coefficients are only applied after the chip transfer bit (Register 0x000F, Bit 0 ) is set. | 0x0 | R/W |
| $\begin{aligned} & \hline 0 \times 0 F 00 \\ & \text { to } \\ & 0 \times 0 F 7 F \end{aligned}$ | PFILT Y Coefficient x | [7:0] | Programmable Filter Y Coefficient 0 to 127 |  | Refer to the coefficient table (Table 14) in the Programmable FIR Filters section for details. Coefficients are only applied after the chip transfer bit (Register 0x000F, Bit 0 ) is set. | 0x0 | RW |
| VREF/Analog Input Control Registers |  |  |  |  |  |  |  |
| 0x0701 | DC offset calibration control (local) | [7:0] | DC offset calibration control |  |  | 0x06 | R/W |
|  |  |  |  | 0x06 | Disable. |  |  |
|  |  |  |  | 0x86 | Enable. |  |  |
| 0x18A6 | VREF control | [7:1] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 0 | VREF control |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Internal reference. |  |  |
|  |  |  |  | 1 | External reference. |  |  |
| 0x18E3 | External VCM buffer control | 7 | Reserved |  | Reserved. | 0x0 | R |
|  |  | 6 | External VCM buffer |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Disable. |  |  |
|  |  |  |  | 1 | Enable. |  |  |
|  |  | [5:0] | External VCM buffer [5:0] |  | See the Input Common Mode section. | 0x0 | RW |
| 0x18E6 | Temperature diode export | [7:0] | Temperature diode location select |  | See the Temperature Diode section. | 0x0 | R/W |
|  |  |  |  | 0x00 | Central diode. VREF pin $=$ high-Z. |  |  |
|  |  |  |  | 0x01 | Central diode. VREF pin $=1 \times$ diode voltage output. |  |  |
|  |  |  |  | 0x02 | Central diode. VREF pin $=20 \times$ diode voltage output. |  |  |
|  |  |  |  | 0x03 | Central diode. VREF pin = GND. |  |  |
|  |  |  |  | 0x40 | ADC Core diode. VREF pin = high-Z. |  |  |
|  |  |  |  | 0x41 | ADC Core diode. VREF pin $=1 \times$ diode voltage output. |  |  |
|  |  |  |  | 0x42 | ADC Core diode. VREF pin $=20 \times$ diode voltage output. |  |  |
|  |  |  |  | 0x43 | ADC Core diode. VREF pin = GND. |  |  |
| 0x1908 | Analog input control (local) | [7:3] | Reserved |  | Reserved. | 0x0 | R |
|  |  | 2 | Enable dc coupling |  |  | 0x0 | R/W |
|  |  |  |  | 0 | Analog input is optimized for ac coupling. |  |  |
|  |  |  |  | 1 | Analog input is optimized for dc coupling. |  |  |
|  |  | [1:0] | Reserved |  | Reserved. | 0x0 | R |
| 0x1910 | Input full-scale control (local) | [7:4] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [3:0] | Input full-scale voltage |  | Full-scale voltage setting. | 0xD | R/W |

## MEMORY MAP

Table 44. Memory Map Register Details

| Addr. | Name | Bits | Bit Name | Settings | Description | Reset | Access |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 1000 | 1.02 V p-p differential. |  |  |
|  |  |  |  | 1001 | 1.13 V -p differential. |  |  |
|  |  |  |  | 1101 | 1.54 V p-p differential. |  |  |
|  |  |  |  | 1110 | 1.64 V p-p differential. |  |  |
|  |  |  |  | 1111 | 1.75 V p-p differential. |  |  |
|  |  |  |  | 0000 | $1.85 \mathrm{~V} p-\mathrm{p}$ differential. |  |  |
| 0x1A4C | Buffer Control 1 (local) | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [5:0] | Buffer Control 1 |  | Input Buffer Main Current 1. See the Analog Input Buffer Controls and SFDR Optimization section. | 0x19 | RW |
|  |  |  |  | 010100 | Buffer current set to $400 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 011001 | Buffer current set to $500 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 011110 | Buffer current set to $600 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 100011 | Buffer current set to $700 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 101000 | Buffer current set to $800 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 110010 | Buffer current set to $1000 \mu \mathrm{~A}$. |  |  |
| 0x1A4D | Buffer Control 2 (local) | [7:6] | Reserved |  | Reserved. | 0x0 | R |
|  |  | [5:0] | Buffer Control 2 |  | Input Buffer Main Current 2. See the Analog Input Buffer Controls and SFDR Optimization section. | 0x19 | RW |
|  |  |  |  | 010100 | Buffer current set to $400 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 011001 | Buffer current set to $500 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 011110 | Buffer current set to $600 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 100011 | Buffer current set to $700 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 101000 | Buffer current set to $800 \mu \mathrm{~A}$. |  |  |
|  |  |  |  | 110010 | Buffer current set to $1000 \mu \mathrm{~A}$. |  |  |

## APPLICATIONS INFORMATION

## POWER SUPPLY RECOMMENDATIONS

Table 45 shows the power supplies needed to power the AD9699. A power-on sequence is not required to operate the AD9699. The power supply domains can be powered up in any order.

Table 45. Typical Power Supplies for the AD9699

| Domain | Voltage (V) | Tolerance (\%) |
| :--- | :--- | :--- |
| AVDD1 | 0.975 | $\pm 2.5$ |
| AVDD1_SR | 0.975 | $\pm 2.5$ |
| DVDD | 0.975 | $\pm 2.5$ |
| DRVDD1 | 0.975 | $\pm 2.5$ |
| AVDD2 | 1.9 | $\pm 2.5$ |
| DRVDD2 | 1.9 | $\pm 2.5$ |
| SPIVDD | 1.9 | $\pm 2.5$ |
| AVDD3 | 2.5 | $\pm 2.5$ |

For applications requiring an optimal high power efficiency and low noise performance, it is recommended that the ADP5054 quad switching regulator be used to convert an input voltage in the 6.0 V to 15 V range to intermediate rails $(1.3 \mathrm{~V}, 2.4 \mathrm{~V}$, and 3.0 V$)$. These intermediate rails are then postregulated by very low noise, low dropout (LDO) regulators (ADP1763, ADP7159, and ADP151). Figure 126 shows the recommended power supply scheme for the AD9699.


Figure 126. High Efficiency, Low Noise Power Solution for the AD9699
It is not necessary to split all of these power domains in all cases. The recommended solution shown in Figure 126 provides the lowest noise, highest efficiency power delivery system for the AD9699. If only one 0.975 V supply is available, route to AVDD1 first and then tap it off and isolate it with a ferrite bead or a filter choke, preceded by decoupling capacitors for AVDD1_SR, DVDD, and

DRVDD1, in that order. Figure 127 shows the simplified schematic. The dc resistance (DCR) of the ferrite bead must be taken into consideration when choosing the appropriate ferrite bead. Otherwise, excessive loss across the ferrite bead can lead to a malfunctioning ADC. Adjustable LDO regulators can be employed to output a higher voltage to account for the drop across the ferrite bead.

Alternatively, the LDO regulators can be bypassed altogether and the AD9699 can be driven directly from the dc-to-dc converter. Note that this approach has risks in that there may be more power supply noise injected into the power supply domains of the ADC. To minimize noise, follow the layout guidelines of the dc-to-dc converter.


Figure 127. Simplified Power Solution for the AD9699
The user can employ several different decoupling capacitors to cover both high and low frequencies. These capacitors must be located close to the point of entry at the PCB level and close to the devices, with minimal trace lengths.

## LAYOUT GUIDELINES

The ADC evaluation board can be used as a guide to follow good layout practices. The evaluation board layout is set up in such a way as to

- Minimize clock coupling to the analog inputs.
- Provide enough power and ground planes for the various supply domains while reducing cross coupling.
- Provide adequate thermal relief to the ADC.

Figure 128 shows the overall layout scheme used for the AD9699 evaluation board.

## APPLICATIONS INFORMATION



Figure 128. Recommended PCB Layout for the AD9699

## AVDD1_SR (PIN E7) AND AGND (PIN E6 AND PIN E8)

AVDD1_SR (Pin E7) and AGND (Pin E6 and Pin E8) can be used to provide a separate power supply node to the SYSREF $\pm$ circuits of the AD9699. If running in Subclass 1, the AD9699 can support periodic one-shot or gapped signals. To minimize the coupling of this supply into the AVDD1 supply node, adequate supply bypassing is needed.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-275-GGAB-1
Figure 129. 196-Ball Ball Grid Array, Thermally Enhanced [BGA_ED] $12 \mathrm{~mm} \times 12 \mathrm{~mm}$ (BP-196-4)
Dimensions shown in millimeters
Updated: May 01, 2021
ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Packing Quantity |  |
| :--- | :--- | :--- | :--- | :--- |
| AD9699BBPZ-3000 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $196-$ Ball Ball Grid Array, Thermally Enhanced [BGA_ED] | Tray, 189 | Option |
| AD9699BBPZRL-3000 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | $196-$-Ball Ball Grid Array, Thermally Enhanced [BGA_ED] | Reel, 1500 | BP-196-4 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| AD9208-3000EBZ | Evaluation Board |
| ${ }^{1}$ The AD9208-3000EBZ can be used to evaluate the AD9699. |  |

[^9]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD9699BBPZ-3000 AD9699BBPZRL-3000


[^0]:    ${ }^{1}$ See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed.
    ${ }^{2}$ Noise density is measured at a low analog input frequency ( 30 MHz ).
    ${ }^{3}$ Full power bandwidth is the bandwidth of operation in which proper ADC performance can be achieved.

[^1]:    ${ }^{1}$ Reference impedance $=100 \Omega$.

[^2]:    ${ }^{1}$ See the Theory of Operation section and the Power Supply Recommendations section for more information on isolating the planes for optimal performance.
    ${ }^{2}$ Denotes clock domain.
    ${ }^{3}$ Denotes clock domain.
    ${ }^{4}$ Denotes SYSREF $\pm$ domain.
    ${ }^{5}$ Denotes isolation domain.

[^3]:    ${ }^{1} \mathrm{XI}$ Cn means I Path X Coefficient n. YI Cn means I Path Y Coefficient n.

[^4]:    - Using the SPI. Use the DDC soft reset bit in the DDC synchronization control register (Register 0x0300, Bit 4) to reset all the PAWs in the chip. This reset is accomplished by setting the DDC soft reset bit high, and then setting this bit low. Note that this method can only be used to synchronize DDC channels within the same chip.

[^5]:    ${ }^{1}$ TB1 is only supported in DDC0 and DDC1.

[^6]:    ${ }^{1}$ N/A means not applicable.
    ${ }^{2}$ TB1 is only supported in DDCO and DDC1.
    ${ }^{3}$ TB1 is only supported in DDC0 and DDC1.
    ${ }^{4}$ TB1 is only supported in DDC0 and DDC1.

[^7]:    ${ }^{1}$ See Table 16 and Table 17 for details on decimation filter selection, the associated alias protected bandwidths, and SNR improvements.

[^8]:    Clock/SYSREF/Chip PDWN Pin Control Registers

[^9]:    ${ }^{1}$ The AD9208-3000EBZ can be used to evaluate the AD9699.

