3 V , Paralle Input Dual 12-Bit/10-Bit DACs

## FEATURES

Micropower: $100 \mu$ A/DAC
$0.1 \mu \mathrm{~A}$ Typical Power Shutdown Single Supply +2.7 V to +5.5 V Operation
Compact 1.1 mm Height TSSOP 24-Lead Package
AD7396: 12-Bit Resolution
AD7397: 10-Bit Resolution
0.9 LSB Differential Nonlinearity Error

## APPLICATIONS

Automotive Output Span Voltage
Portable Communications
Digitally Controlled Calibration
PC Peripherals

## GENERAL DESCRIPTION

The AD7396/AD7397 series of dual, 12-bit and 10-bit voltageoutput digital-to-analog converters are designed to operate from a single +3 V supply. Built using a CBCMOS process, these monolithic DACs offer the user low cost and ease of use in single supply +3 V systems. Operation is guaranteed over the supply voltage range of +2.7 V to +5.5 V , making this device ideal for battery operated applications.
A 12-bit wide data latch loads with a 45 ns write time allowing interface to fast processors without wait states. The double buffered input structure allows the user to load the input registers one at a time, then a single load strobe tied to both $\overline{\mathrm{LDA}}+\overline{\mathrm{LDB}}$ inputs will simultaneously update both DAC outputs. $\overline{\mathrm{LDA}}$ and $\overline{\mathrm{LDB}}$ can also be independently activated to immediately update their respective DAC registers. An address input ( $\mathrm{A} / \overline{\mathrm{B}}$ ) decodes DACA or DACB when the chip select $\overline{\mathrm{CS}}$ input is strobed. Additionally, an asynchronous $\overline{\mathrm{RS}}$ input sets the output to zero-scale at power on or upon user demand. Power shutdown to submicroamp levels is directly controlled by the active low SHDN pin. While in the power shutdown state register data can still be changed even though the output buffer is in an open circuit state. Upon return to the normal operating state the latest data loaded in the DAC register will establish the output voltage.

FUNCTIONAL BLOCK DIAGRAM


Both parts are offered in the same pinout, allowing users to select the amount of resolution appropriate for their applications without circuit card changes.

The AD7396/AD7397 are specified for operation over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ temperature range. The AD7397AR is specified for the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ automotive temperature range. AD7396/AD7397s are available in plastic DIP, and 24-lead SOIC packages. The AD7397ARU is available for ultracompact applications in a thin 1.1 mm height TSSOP 24-lead package.


Figure 1. DNL vs. Digital Code at Temperature

AD7396 12-BIT
ELECTRICAL CHARACTERISTICS @ V $_{\text {Rff }}=+2.5 \mathrm{v},-40^{\circ} \mathrm{C}<\mathrm{T}_{A}<+85^{\circ} \mathrm{C}$, unless otherwise noted)

| Parameter | Symbol | Conditions | +3V $\pm 10 \%$ | $+5 \mathrm{~V} \pm 10 \%$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution ${ }^{1}$ <br> Relative Accuracy ${ }^{2}$ <br> Relative Accuracy ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Zero-Scale Error <br> Zero-Scale Error <br> Full-Scale Voltage Error <br> Full-Scale Voltage Error Full-Scale Tempco ${ }^{3}$ | N <br> INL <br> INL <br> DNL <br> DNL <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\mathrm{FSE}}$ <br> $\mathrm{V}_{\mathrm{FSE}}$ <br> $\mathrm{TCV}_{\mathrm{FS}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \text { Monotonic } \\ & \text { Monotonic } \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C} \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C}, \text { Data }^{2}=\mathrm{FFF}_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}, \text { Data }=\mathrm{FFF}_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 0.9 \\ & \pm 1 \\ & 4.0 \\ & 8.0 \\ & \pm 8 \\ & \pm 20 \\ & -45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 0.9 \\ & \pm 1 \\ & 4.0 \\ & 8.0 \\ & \pm 8 \\ & \pm 20 \\ & -45 \end{aligned}$ | Bits LSB max LSB max LSB max LSB max mV max mV max mV max $m V$ max ppm $/{ }^{\circ} \mathrm{C}$ typ |
| REFERENCE INPUT <br> $V_{\text {Ref }}$ Range <br> Input Resistance Input Capacitance ${ }^{3}$ | $\mathrm{V}_{\text {REF }}$ <br> $\mathrm{R}_{\text {REF }}$ <br> $\mathrm{C}_{\text {REF }}$ |  | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | V min/max <br> $\mathrm{M} \Omega \operatorname{typ}^{4}$ <br> pF typ |
| ANALOG OUTPUT Output Current (Source) Output Current (Sink) Capacitive Load ${ }^{3}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OUT}} \\ & \mathrm{I}_{\text {OUT }} \\ & \mathrm{C}_{\mathrm{L}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { Data }=800_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { No Oscillation } \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{array}{\|l} 1 \\ 3 \\ 100 \end{array}$ | mA typ mA typ pF typ |
| LOGIC INPUTS <br> Logic Input Low Voltage Logic Input High Voltage Input Leakage Current Input Capacitance ${ }^{3}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IL}} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 4.0 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | V max <br> V min <br> $\mu \mathrm{A}$ max <br> pF max |
| INTERFACE TIMING ${ }^{3,5}$ <br> Chip Select Write Width <br> DAC Select Setup <br> DAC Select Hold <br> Data Setup <br> Data Hold <br> Load Setup <br> Load Hold <br> Load Pulsewidth <br> Reset Pulsewidth | $\mathrm{t}_{\mathrm{CS}}$ <br> $\mathrm{t}_{\mathrm{AS}}$ <br> $\mathrm{t}_{\mathrm{AH}}$ <br> $t_{\text {DS }}$ <br> $\mathrm{t}_{\mathrm{DH}}$ <br> $\mathrm{t}_{\mathrm{LS}}$ <br> $\mathrm{t}_{\mathrm{LH}}$ <br> $\mathrm{t}_{\text {LDW }}$ <br> $\mathrm{t}_{\text {RSW }}$ |  | $\begin{aligned} & 45 \\ & 30 \\ & 0 \\ & 30 \\ & 20 \\ & 20 \\ & 10 \\ & 30 \\ & 40 \end{aligned}$ | $\begin{array}{\|l} 35 \\ 15 \\ 0 \\ 15 \\ 10 \\ 20 \\ 10 \\ 30 \\ 30 \\ \hline \end{array}$ | ns min ns min ns min ns min ns min ns min ns min ns min ns min |
| AC CHARACTERISTICS <br> Output Slew Rate <br> Settling Time ${ }^{6}$ <br> Shutdown Recovery Time <br> DAC Glitch <br> Digital Feedthrough Feedthrough | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{S}} \\ & \mathrm{t}_{\mathrm{SDR}} \\ & \mathrm{Q} \\ & \mathrm{Q} \\ & \mathrm{~V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{REF}} \end{aligned}$ | Data $=000_{\mathrm{H}}$ to $\mathrm{FFF}_{\mathrm{H}}$ to $000_{\mathrm{H}}$ To $\pm 0.1 \%$ of Full Scale <br> Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}_{\mathrm{DC}}+1 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 70 \\ & 90 \\ & 65 \\ & 15 \\ & \\ & -63 \\ & \hline \end{aligned}$ | 0.05 60 80 65 15 -63 | V/ $\mu \mathrm{s}$ typ $\mu \mathrm{styp}$ $\mu \mathrm{styp}$ nV/s typ nV/s typ |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current Shutdown Supply Current Power Dissipation Power Supply Sensitivity | $V_{\text {DD Range }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{DD} \text { _SD }}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> PSS | $\begin{aligned} & \mathrm{DNL}< \pm 1 \mathrm{LSB} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{SHDN}=0, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \% \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 125 / 200 \\ & 0.1 / 1.5 \\ & 600 \\ & 0.006 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.7 / 5.5 \\ 125 / 200 \\ 0.1 / 1.5 \\ 1000 \\ 0.006 \\ \hline \end{array}$ | V min/max $\mu \mathrm{A}$ typ/max $\mu \mathrm{A}$ typ/max $\mu \mathrm{W}$ max \%/\% max |

[^0]
## AD7397 10-BIT



| Parameter | Symbol | Conditions | +3V $\pm 10 \%$ | $+5 \mathrm{~V} \pm 10 \%$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC PERFORMANCE <br> Resolution ${ }^{1}$ <br> Relative Accuracy ${ }^{2}$ <br> Relative Accuracy ${ }^{2}$ <br> Differential Nonlinearity ${ }^{2}$ <br> Zero-Scale Error <br> Full-Scale Voltage Error <br> Full-Scale Voltage Error <br> Full-Scale Tempco ${ }^{3}$ | N <br> INL <br> INL <br> DNL <br> $\mathrm{V}_{\text {ZSE }}$ <br> $\mathrm{V}_{\mathrm{FSE}}$ <br> $\mathrm{V}_{\mathrm{FSE}}$ <br> $\mathrm{TCV}_{\mathrm{FS}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C},+85^{\circ} \mathrm{C},+125^{\circ} \mathrm{C} \\ & \text { Monotonic } \\ & \text { Data }=000_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C},+85^{\circ} \mathrm{C},+125^{\circ} \mathrm{C}, \text { Data }=3 \mathrm{FF}_{\mathrm{H}} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}, \text { Data }=3 \mathrm{FF}_{\mathrm{H}} \end{aligned}$ | $\begin{aligned} & 10 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 1 \\ & 9.0 \\ & \pm 42 \\ & \pm 48 \\ & -45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & \pm 1.75 \\ & \pm 2.0 \\ & \pm 1 \\ & 9.0 \\ & \pm 42 \\ & \pm 48 \\ & -45 \\ & \hline \end{aligned}$ | Bits LSB max LSB max LSB max mV max $m V$ max mV max $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ |
| REFERENCE INPUT <br> $V_{\text {REF }}$ Range Input Resistance Input Capacitance ${ }^{3}$ | $\mathrm{V}_{\text {REF }}$ <br> $\mathrm{R}_{\text {REF }}$ <br> $\mathrm{C}_{\text {REF }}$ |  | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 0 / \mathrm{V}_{\mathrm{DD}} \\ & 2.5 \\ & 5 \end{aligned}$ | V min/max <br> $\mathrm{M} \Omega \operatorname{typ}^{4}$ <br> pF typ |
| ANALOG OUTPUT <br> Output Current (Source) <br> Output Current (Sink) Capacitive Load ${ }^{3}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OUT}} \\ & \mathrm{I}_{\text {OUT }} \\ & \mathrm{C}_{\mathrm{L}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Data }=200_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { Data }=200_{\mathrm{H}}, \Delta \mathrm{~V}_{\text {OUT }}=5 \mathrm{LSB} \\ & \text { No Oscillation } \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 3 \\ & 100 \\ & \hline \end{aligned}$ | mA typ mA typ pF typ |
| LOGIC INPUTS <br> Logic Input Low Voltage Logic Input High Voltage Input Leakage Current Input Capacitance ${ }^{3}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IL}} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & \mathrm{~V}_{\mathrm{DD}}-0.6 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 4.0 \\ & 10 \\ & 10 \end{aligned}$ | V max V min $\mu \mathrm{A}$ max pF max |
| INTERFACE TIMING ${ }^{3,5}$ <br> Chip Select Write Width <br> DAC Select Setup <br> DAC Select Hold <br> Data Setup <br> Data Hold <br> Load Setup <br> Load Hold <br> Load Pulsewidth <br> Reset Pulsewidth | $t_{\mathrm{CS}}$ <br> $\mathrm{t}_{\mathrm{AS}}$ <br> $\mathrm{t}_{\mathrm{AH}}$ <br> $\mathrm{t}_{\mathrm{DS}}$ <br> $\mathrm{t}_{\mathrm{DH}}$ <br> $\mathrm{t}_{\mathrm{LS}}$ <br> $\mathrm{t}_{\mathrm{LH}}$ <br> $\mathrm{t}_{\text {LDW }}$ <br> $\mathrm{t}_{\text {RSW }}$ |  | $\begin{array}{\|l} 45 \\ 30 \\ 0 \\ 30 \\ 20 \\ 20 \\ 10 \\ 30 \\ 40 \\ \hline \end{array}$ | $\begin{aligned} & 35 \\ & 15 \\ & 0 \\ & 15 \\ & 10 \\ & 20 \\ & 10 \\ & 30 \\ & 30 \end{aligned}$ | ns min ns min ns min ns min ns min ns min ns min ns min ns min |
| AC CHARACTERISTICS <br> Output Slew Rate <br> Settling Time ${ }^{6}$ <br> Shutdown Recovery Time <br> DAC Glitch <br> Digital Feedthrough Feedthrough | $\begin{aligned} & \mathrm{SR} \\ & \mathrm{t}_{\mathrm{S}} \\ & \mathrm{t}_{\mathrm{SDR}} \\ & \mathrm{Q} \\ & \mathrm{Q} \\ & \mathrm{~V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{REF}} \end{aligned}$ | Data $=000_{\mathrm{H}}$ to $3 \mathrm{FF}_{\mathrm{H}}$ to $000_{\mathrm{H}}$ To $\pm 0.1 \%$ of Full Scale <br> Code $7 \mathrm{FF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ to $7 \mathrm{FF}_{\mathrm{H}}$ $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}_{\mathrm{DC}}+1 \mathrm{~V} \text { p-p, } \\ & \text { Data }=000_{\mathrm{H}}, \mathrm{f}=100 \mathrm{kHz} \end{aligned}$ | $\begin{array}{\|l} 0.05 \\ 70 \\ 90 \\ 65 \\ 15 \\ \\ -63 \end{array}$ | $\begin{aligned} & 0.05 \\ & 60 \\ & 80 \\ & 65 \\ & 15 \\ & \\ & -63 \end{aligned}$ | V/ $\mu \mathrm{s}$ typ $\mu \mathrm{s}$ typ us typ nV/s typ nV/s typ <br> dB typ |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current Shutdown Supply Current Power Dissipation Power Supply Sensitivity | $V_{\text {DD RANGE }}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{DD} \text { _SD }}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> PSS | $\begin{aligned} & \mathrm{DNL}< \pm 1 \mathrm{LSB} \\ & \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{SHDN}=0, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \text { No Load } \\ & \Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \% \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 125 / 200 \\ & 0.1 / 1.5 \\ & 600 \\ & 0.006 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.7 / 5.5 \\ & 125 / 200 \\ & 0.1 / 1.5 \\ & 1000 \\ & 0.006 \\ & \hline \end{aligned}$ | V min/max $\mu \mathrm{A}$ typ/max $\mu \mathrm{A}$ typ/max $\mu \mathrm{W}$ max \%/\% max |

[^1]

Figure 2. Timing Diagram


Figure 3. Digital Control Logic

Table I. Control Logic Truth

| $\overline{\overline{\mathbf{C S}}}$ | $\mathbf{A} / \overline{\mathbf{B}}$ | $\overline{\mathbf{L D A}}$ | $\overline{\mathbf{L D B}}$ | $\overline{\mathbf{R S}}$ | $\overline{\mathbf{S H D N}}$ | Input Register | DAC Register |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| L | L | H | H | H | X | Write to B | Latched with Previous Data |
| L | H | H | H | H | X | Write to A | Latched with Previous Data |
| L | L | H | L | H | X | Write to B | B Transparent |
| L | H | L | H | H | X | Write to A | A Transparent |
| H | X | L | L | H | X | Latched | A and B Transparent |
| H | X | $\wedge$ | $\wedge$ | H | X | Latched | Latched with New Data from Input REG |
| X | X | X | X | L | X | Reset to Zero Scale | Reset to Zero Scale |
| H | X | X | X | $\wedge$ | X | Latched to Zero | Latched to Zero |

${ }^{\wedge}$ Denotes positive edge. The $\overline{\text { SHDN }}$ pin has no effect on the digital interface data loading; however, while in the $\overline{\text { SHDN }}$ state $(\overline{\operatorname{SHDN}}=0)$ the output amplifiers $\mathrm{V}_{\text {OUTA }}$ and V

| ABSOLUTE MAXIMUM RATINGS* |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ to GND | -0.3 V, +8 V |
| $\mathrm{V}_{\text {REF }}$ to GND | -0.3 V, V DD |
| Logic Inputs to GND | -0.3 V, +8 V |
| $V_{\text {Out }}$ to GND | $3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AGND to DGND | $-0.3 \mathrm{~V},+2 \mathrm{~V}$ |
| $\mathrm{I}_{\text {Out }}$ Short Circuit to GND | +50 mA |
| Package Power Dissipation | $\left(\mathrm{T}_{\mathrm{J}} \max -\mathrm{T}_{\mathrm{A}}\right) / \theta_{\text {JA }}$ |
| Thermal Resistance $\theta_{\mathrm{JA}}$ |  |
| 24-Lead Plastic DIP Package (N-24) | $+63^{\circ} \mathrm{C} / \mathrm{W}$ |
| 24-Lead SOIC Package (R-24) | $+70^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $+143{ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Maximum Junction Temperature ( $\mathrm{T}_{\mathrm{J}} \max$ ) $\ldots . . \ldots . .+150^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
AD7397AN, AD7397AR Only . . . . . . . $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature

```
N-24 (Soldering, 10 sec) . . . . . . . . . . . . . . . . . . . . + +300o
R-24 (Vapor Phase, }60\mathrm{ sec) . . . . . . . . . . . . . . . . . . . . +215o}\textrm{C
RU-24 (Infrared, 15 sec) . . . . . . . . . . . . . . . . . . . . . . +224}\mp@subsup{}{}{\circ}\textrm{C
```

*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ORDERING GUIDE

| Model | Res <br> (LSB) | Temperature <br> Ranges | Package <br> Descriptions | Package <br> Options |
| :--- | :--- | :--- | :--- | :--- |
| AD7396AN | 12 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 -Lead P-DIP | $\mathrm{N}-24$ |
| AD7396AR | 12 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Lead SOIC | $\mathrm{R}-24$ |
| AD7397AN | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24 -Lead P-DIP | $\mathrm{N}-24$ |
| AD7397AR | 10 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24 -Lead SOIC | $\mathrm{R}-24$ |
| AD7397ARU | 10 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 -Lead Thin Shrink Small Outline Package (TSSOP) | RU-24 |

The AD7396/AD7397 contains 1365 transistors. The die size measures $89 \mathrm{mil} \times 106 \mathrm{mil}=9434 \mathrm{sq} \mathrm{mil}$.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7396/AD7397 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper

| Pin No. | Name |  |
| :---: | :---: | :---: |
| 1 | Vouta | DAC A Voltage Output. |
| 2 | AGND | Analog Ground. |
| 3 | DGND | Digital Ground. |
| 4 | $\overline{\mathrm{LDA}}$ | Load DAC A Register Strobe. Transfers input register data to the DAC A register. Active low inputs, Level sensitive latch. May be connected together with $\overline{\mathrm{LDB}}$ to double-buffer load both DAC registers simultaneously. |
| 5 | $\overline{\text { SHDN }}$ | Power Shutdown Active Low Input. DAC register contents are saved as long as power stays on the $\mathrm{V}_{\mathrm{DD}} \mathrm{pin}$. |
| 6 | $\overline{\mathrm{RS}}$ | Resets Input and DAC Register to Zero Condition. Asynchronous active low input. |
| 7-18 | D0-D11 | Twelve Parallel Input Data Bits. D11 = MSB Pin 18, D0 = LSB Pin 7, AD7396. |
| 7, 8 | NC | No Connect Pins 7 and 8 On the AD7397 Only. |
| 9-18 | D0-D9 | Ten Parallel Input Data Bits. D9 = MSB Pin 18, D0 = LSB Pin 9, AD7397 Only. |
| 19 | $\overline{\mathrm{CS}}$ | Chip Select Latch Enable, Active Low. |
| 20 | $\mathrm{A} / \overline{\mathrm{B}}$ | DAC Input Register Address Select DACA $=1$ or DACB $=0$. |
| 21 | $\overline{\mathrm{LDB}}$ | Load DAC B Register Strobe. Transfers input register data to the DAC B register. Active low inputs, Level sensitive latch. May be connected together with $\overline{\mathrm{LDA}}$ to double-buffer load both DAC registers simultaneously. |
| 22 | $\mathrm{V}_{\mathrm{DD}}$ | Positive Power Supply Input. Specified range of operation +2.7 V to +5.5 V . |
| 23 | $\mathrm{V}_{\text {REF }}$ | DAC Reference Input Pin. Establishes DAC full-scale voltage. |
| 24 | $\mathrm{V}_{\text {OUTB }}$ | DAC B Voltage Output. |

PIN CONFIGURATIONS


## Typical Performance Characteristics-AD7396/AD7397



Figure 4. AD7396 INL vs. Code and Temperature


Figure 7. AD7397 DNL vs. Code and Temperature


Figure 10. INL Error vs. Reference Voltage


Figure 5. AD7397 INL vs. Code and Temperature


Figure 8. AD7396 Full-Scale Tempco Histogram


Figure 11. Full-Scale Error vs. Reference Voltage


Figure 6. AD7397 TUE Histogram


Figure 9. AD7397 Full-Scale Tempco Histogram


Figure 12. Output Noise Voltage Density vs. Frequency


Figure 13. Reference Multiplying Gain vs. Frequency


Figure 16. Logic Threshold Voltage vs. $V_{D D}$


Figure 19. $I_{D D}$ vs. Temperature


Figure 14. Midscale Transition Performance


Figure 17. I ${ }_{\text {OUt }}$ Source Current vs. $\Delta V_{\text {OUT }}$


Figure 20. $I_{D D}$ vs. Reference Voltage


Figure 15. $I_{D D}$ vs. Logic Input Voltage


Figure 18. Iout Sink Current vs. $\Delta V_{\text {OUT }}$


Figure 21. Shutdown Current vs. Temperature


Figure 22. $I_{D D}$ vs. Digital Input Frequency


Figure 23. PSRR vs. Frequency


Figure 24. Long-Term Drift Accelerated by Burn-In

## OPERATION

The AD7396 and AD7397 are a set of pin compatible, 12-bit and 10-bit digital-to-analog converters. These single-supply operation devices consume less than $200 \mu \mathrm{~A}$ of current while operating from power supplies in the +2.7 V to +5.5 V range, making them ideal for battery operated applications. They contain a voltage-switched, 12-bit/10-bit, digital-to-analog converter, rail-to-rail output op amps, and a parallel-input DAC register. The external reference input has constant $2.5 \mathrm{M} \Omega$ input resistance independent of the digital code setting of the DAC. In addition, the reference input can be tied to the same supply voltage as $\mathrm{V}_{\mathrm{DD}}$ resulting in a maximum output voltage span of 0 to $\mathrm{V}_{\mathrm{DD}}$. The parallel data interface consists of 12 data bits, DB0-DB11, for the AD7396, 10 data bits, DB0-DB9, for the AD7397, and a $\overline{\mathrm{CS}}$ write strobe. An $\overline{\mathrm{RS}}$ pin is available to reset the DAC register to zero scale. This function is useful for power-on reset or system failure recovery to a known state. Additional power savings are accomplished by activating the $\overline{\text { SHDN }}$ pin resulting in a $1.5 \mu \mathrm{~A}$ maximum consumption sleep mode. As long as the supply voltage, remains data will be retained in the DAC and input register to supply the DAC output when the part is taken out of shutdown.


Figure 25. Functional Block Diagram

## D/A CONVERTER SECTION

The voltage switched R-2R DAC generates an output voltage dependent on the external reference voltage connected to the REF pin according to the following equation:

$$
\begin{equation*}
V_{O U T}=V_{R E F} \times D / 2^{N} \tag{1}
\end{equation*}
$$

where $D$ is the decimal data word loaded into the DAC register, and $N$ is the number of bits of DAC resolution. In the case of the 10 -bit AD7397 using a 2.5 V reference, Equation 1 simplifies to:

$$
\begin{equation*}
V_{\text {OUT }}=2.5 \times D / 1024 \tag{2}
\end{equation*}
$$

Using Equation 2, the nominal midscale voltage at $V_{O U T}$ is 1.25 V for $D=512$; full-scale voltage is 2.497 V . The LSB step size is $=2.5 \times 1 / 1024=0.0024 \mathrm{~V}$.
For the 12-bit AD7396 operating from a 5.0 V reference equation [1] becomes:

$$
\begin{equation*}
V_{\text {OUT }}=5.0 \times D / 4096 \tag{3}
\end{equation*}
$$

Using Equation 3, the AD7396 provides a nominal midscale voltage of 2.50 V for $D=2048$, and a full-scale output of 4.998 V . The LSB step size is $=5.0 \times 1 / 4096=0.0012 \mathrm{~V}$.

## AMPLIFIER SECTION

The internal DAC's output is buffered by a low power consumption precision amplifier. The op amp has a $60 \mu$ s typical settling time to $0.1 \%$ of full scale. There are slight differences in settling time for negative slewing signals versus positive. Also, negative transition settling time to within the last 6 LSBs of zero volts has an extended settling time. The rail-to-rail output stage of this amplifier has been designed to provide precision performance while operating near either power supply. Figure 26 shows an equivalent output schematic of the rail-to-rail-amplifier with its N -channel pull-down FETs that will pull an output load directly to GND. The output sourcing current is provided by a P-channel pull-up device that can source current to GND terminated loads.


Figure 26. Equivalent Analog Output Circuit

## AD7396/AD7397

The rail-to-rail output stage provides $\pm 1 \mathrm{~mA}$ of output current. The N-channel output pull-down MOSFET shown in Figure 26 has a $35 \Omega$ ON resistance, which sets the sink current capability near ground. In addition to resistive load driving capability, the amplifier has also been carefully designed and characterized for up to 100 pF capacitive load driving capability.

## REFERENCE INPUT

The reference input terminal has a constant input resistance independent of digital code, which results in reduced glitches on the external reference voltage source. The high $2.5 \mathrm{M} \Omega$ input resistance minimizes power dissipation within the AD7396/ AD7397 D/A converters. The V ${ }_{\text {REF }}$ input accepts input voltages ranging from ground to the positive-supply voltage $V_{D D}$. One of the simplest applications, which saves an external reference voltage source, is connection of the $V_{\text {REF }}$ terminal to the positive $V_{D D}$ supply. This connection results in a rail-to-rail voltage output span maximizing the programmed range. The reference input will accept AC signals as long as they are kept within the supply voltage range, $0<\mathrm{V}_{\mathrm{REF} \text { IN }}<\mathrm{V}_{\mathrm{DD}}$. The reference bandwidth and integral nonlinearity error performance are plotted in the Typical Performance Characteristics section, see Figures 10 and 13. The ratiometric reference feature makes the AD7396/AD7397 an ideal companion to ratiometric analog-to-digital converters such as the AD7896.

## POWER SUPPLY

The very low power consumption of the AD7396/AD7397 is a direct result of a circuit design optimizing the use of a CBCMOS process. By using the low power characteristics of CMOS for the logic, and the low noise, tight matching of the complementary bipolar transistors, excellent analog accuracy is achieved. One advantage of the rail-to-rail output amplifiers used in the AD7396/AD7397 is the wide range of usable supply voltage. The part is fully specified and tested for operation from +2.7 V to +5.5 V .

## POWER SUPPLY BYPASSING AND GROUNDING

Precision analog products such as the AD7396/AD7397 require a well filtered power source. Since the AD7396/AD7397 operates from a single +3 V to +5 V supply, it seems convenient to simply tap into the digital logic power supply. Unfortunately, the logic supply is often a switch-mode design, which generates noise in the 20 kHz to 1 MHz range. In addition, fast logic gates can generate glitches, hundred of millivolts in amplitude, due to wiring resistance and inductance. The power supply noise generated thereby means that special care must be taken to assure that the inherent precision of the DAC is maintained. Good engineering judgment should be exercised when addressing the power supply grounding and bypassing of the 12-bit AD7396.
The AD7396 should be powered directly from the system power supply. Whether or not a separate power supply trace is available generous supply bypassing will reduce supply line-induced errors. Local supply bypassing consisting of a $10 \mu \mathrm{~F}$ tantalum electrolytic in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor is recommended in all applications (Figure 27).


Figure 27. Recommended Supply Bypassing

## INPUT LOGIC LEVELS

All digital inputs are protected with a Zener-type ESD protection structure (Figure 28) that allows logic input voltages to exceed the $\mathrm{V}_{\mathrm{DD}}$ supply voltage. This feature can be useful if the user is driving one or more of the digital inputs with a 5 V CMOS logic input-voltage level while operating the AD7396/AD7397 on $\mathrm{a}+3 \mathrm{~V}$ power supply. If this mode of interface is used, make sure that the $\mathrm{V}_{\mathrm{OL}}$ of the 5 V CMOS meets the $\mathrm{V}_{\mathrm{IL}}$ input requirement of the AD7396/AD7397 operating at 3 V . See Figure 16 for a graph for digital logic input threshold versus operating $\mathrm{V}_{\mathrm{DD}}$ supply voltage.


Figure 28. Equivalent Digital Input ESD Protection
In order to minimize power dissipation from input-logic levels that are near the $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ logic input voltage specifications, a Schmitt trigger design was used that minimizes the input-buffer current consumption compared to traditional CMOS input stages. Figure 15 shows a plot of incremental input voltage versus supply current showing that negligible current consumption takes place when logic levels are in their quiescent state. The normal crossover current still occurs during logic transitions. A secondary advantage of this Schmitt trigger is the prevention of false triggers that would occur with slow moving logic transitions when a standard CMOS logic interface or optoisolators are used. The logic inputs DB11-DB0, $\mathrm{A} \overline{\mathrm{B}} \overline{\mathrm{CS}}, \overline{\mathrm{RS}}$, $\overline{\text { SHDN }}$ all contain Schmitt trigger circuits.

## DIGITAL INTERFACE

The AD7396/AD7397 has a double-buffered, parallel-data input. A functional block diagram of the digital section is shown in Figure 25, while Table I contains the truth table for the logic control inputs. The chip select $(\overline{\mathrm{CS}})$ and $\mathrm{A} / \overline{\mathrm{B}}$ pins control loading of data from the data inputs on pins DB11-DB0 into the internal Input Register. The $\overline{\mathrm{CS}}$ active low input places data into the decoded $A / \bar{B}$ input register. When $\overline{\mathrm{CS}}$ returns to logic high within the data setup-and-hold time specifications the new value of data in the input register will be latched. See Truth Table for complete set of conditions. New data can only be transferred to the corresponding DAC register when its LDx pin is strobed active low. The LDx inputs are level-sensitive (DAC Registers are transparent latches) and can be tied active low
allowing any new Input Register data updates to directly control the DAC output voltages for single-buffered applications. For doubled-buffered applications where both DAC outputs, V ${ }_{\text {OUTA }}$ and $\mathrm{V}_{\text {OUTB }}$, need to be changed simultaneously to a new value, the two inputs, $\overline{\mathrm{LDA}}$ and $\overline{\mathrm{LDB}}$, can be tied together and pulsed active low in a synchronous manner.

## RESET ( $\overline{\mathbf{R S}}$ ) PIN

Forcing the asynchronous $\overline{\mathrm{RS}}$ pin low will set the Input and DAC registers to all zeros and the DAC output voltage will be zero volts. The reset function is useful for setting the DAC outputs to zero at power-up or after a power supply interruption. Test systems and motor controllers are two of many applications that benefit from powering up to a known state. The external reset pulse can be generated by the microprocessor's power-on RESET signal, from the microprocessor, or by an external resistor and capacitor. RESET has a Schmitt trigger input which results in a clean reset function when using external resistor/capacitor generated pulses. See Table I, Control-Logic Truth.

## POWER SHUTDOWN ( $\overline{\text { SHDN }}$ )

Maximum power savings can be achieved by using the power shutdown control function. This hardware-activated feature is controlled by the active low input SHDN pin. This pin has a Schmitt trigger input which helps to desensitize it to slowly changing inputs. By placing a logic low on this pin the internal consumption of the AD7397 or AD7397 is reduced to nanoamp levels, guaranteed to $1.5 \mu \mathrm{~A}$ maximum over the operating temperature range. If power is present at all times on the $V_{D D}$ pin while in the shutdown mode, the internal DAC register will retain the last programmed data value. This data will be used when the part is returned to the normal active state by placing the DAC back to its programmed voltage setting. Shutdown recovery time measures $80 \mu \mathrm{~s}$. In the shutdown state the DAC output amplifier exhibits an open-circuit high-resistance state. Any load connected will stabilize at its termination voltage. If the power shutdown feature is not needed then the user should tie the $\overline{\text { SHDN }}$ pin to the $V_{D D}$ voltage thereby disabling this function.

## UNIPOLAR OUTPUT OPERATION

This is the basic mode of operation for the AD7396. As shown in Figure 29, the AD7396 has been designed to drive loads as low as $5 \mathrm{k} \Omega$ in parallel with 100 pF . The code table for this operation is shown in Table II.


Figure 29. Unipolar Output Operation

Table II. Unipolar Code Table

| Hexadecimal <br> Number <br> In DAC Register | Decimal <br> Number <br> In DAC Register | Output <br> Voltage (V) <br> $\mathbf{( V}_{\text {REF }}=2.5$ |
| :--- | :--- | :--- |
| FFF | 4095 | 2.4994 |
| 801 | 2049 | 1.2506 |
| 800 | 2048 | 1.2500 |
| 7 FF | 2047 | 1.2494 |
| 000 | 0 | 0 |

The circuit can be configured with an external reference plus power supply, or powered from a single dedicated regulator or reference, depending on the application performance requirements.

## BIPOLAR OUTPUT OPERATION

Although the AD7397 has been designed for single supply operation, the output can easily be configured for bipolar operation. A typical circuit is shown in Figure 30. This circuit uses a clean regulated +5 V supply for power, which also provides the circuit's reference voltage. Since the AD7397 output span swings from ground to very near +5 V , it is necessary to choose an external amplifier with a common-mode input voltage range that extends to its positive supply rail. The micropower consumption OP196 has been designed just for this purpose and results in only $50 \mu \mathrm{~A}$ of maximum current consumption. Connection of the equal-value $470 \mathrm{k} \Omega$ resistors results in a differential amplifier mode of operation with a voltage gain of two, which produces a circuit output span of ten volts, that is, -5 V to +5 V . As the AD7397 DAC is programmed from zerocode $000_{\mathrm{H}}$ to midscale $200_{\mathrm{H}}$ to full-scale $3 \mathrm{FF}_{\mathrm{H}}$, the circuit output voltage $\mathrm{V}_{\mathrm{O}}$ is set at $-5 \mathrm{~V}, 0 \mathrm{~V}$ and $+5 \mathrm{~V}(-1 \mathrm{LSB})$. The output voltage $\mathrm{V}_{\mathrm{O}}$ is coded in offset binary according to Equation 3.

$$
\begin{equation*}
V_{\text {OUT }}=[(D / 512)-1] \times 5 \tag{4}
\end{equation*}
$$

where $D$ is the decimal code loaded in the AD7397 DAC register. Note that the LSB step size is $10 / 1024=10 \mathrm{mV}$. This circuit has been optimized for micropower consumption including the $470 \mathrm{k} \Omega$ gain setting resistors, which should have low temperature coefficients to maintain accuracy and matching (preferably the same resistor material, such as metal film). If better stability is required, the power supply could be substituted with a precision reference voltage such as the low dropout REF195, which can easily supply the circuit's $262 \mu \mathrm{~A}$ of current and still provide additional power for the load connected to $\mathrm{V}_{\mathrm{O}}$. The micropower REF195 is guaranteed to source 10 mA output drive current, but consumes only $50 \mu \mathrm{~A}$ internally. If higher resolution is required, the AD7396 can be used with the addition of two more bits of data inserted into the software coding, which would result in a 2.5 mV LSB step size. Table III shows examples of nominal output voltages, $\mathrm{V}_{\mathrm{O}}$, provided by the bipolar operation circuit application.


Table III．Bipolar Code Table

| Hexadecimal Number <br> In DAC Register | Decimal Number <br> In DAC Register | Analog Output <br> Voltage（V） |
| :--- | :--- | :--- |
| 3 FF | 1023 | 4.9902 |
| 201 | 513 | 0.0097 |
| 200 | 512 | 0.0000 |
| 1 FF | 511 | -0.0097 |
| 000 | 0 | -5.0000 |

Figure 30．Bipolar Output Operation

## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．


24－Lead Thin Surface Mount TSSOP Package
（RU－24）


# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD7396ARZ AD7396ARZ-REEL AD7397ARZ-REEL AD7396AR-REEL AD7397ARUZ AD7397ARZ AD7397ARUZ-
REEL7 AD7396AR


[^0]:    NOTES
    ${ }^{1}$ One LSB $=\mathrm{V}_{\text {REF }} / 4096 \mathrm{~V}$ for the 12-bit AD7396.
    ${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement.
    ${ }^{3}$ These parameters are guaranteed by design and not subject to production testing.
    ${ }^{4}$ Typicals represent average readings measured at $+25^{\circ} \mathrm{C}$.
    ${ }^{5}$ All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of $+3 \mathrm{~V})$ and timed from a voltage level of +1.6 V .
    ${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
    Specifications subject to change without notice.

[^1]:    NOTES
    ${ }^{1}$ One $\mathrm{LSB}=\mathrm{V}_{\mathrm{REF}} / 4096 \mathrm{~V}$ for the 10 -bit AD7397.
    ${ }^{2}$ The first two codes $\left(000_{\mathrm{H}}, 001_{\mathrm{H}}\right)$ are excluded from the linearity error measurement.
    ${ }^{3}$ These parameters are guaranteed by design and not subject to production testing.
    ${ }^{4}$ Typicals represent average readings measured at $+25^{\circ} \mathrm{C}$.
    ${ }^{5}$ All input control signals are specified with $\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of $+3 \mathrm{~V})$ and timed from a voltage level of +1.6 V .
    ${ }^{6}$ The settling time specification does not apply for negative going transitions within the last 3 LSBs of ground.
    Specifications subject to change without notice.

