LTC2335-18

## feATURES

- 1Msps Throughput
- $\pm 3$ LSB INL (Maximum, $\pm 10.24 \mathrm{~V}$ Range)
- Guaranteed 18-Bit, No Missing Codes
- Differential, Wide Common Mode Range Inputs
- 8-Channel Multiplexer with SoftSpan Input Ranges: $\pm 10.24 \mathrm{~V}$, 0 V to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, 0 V to 5.12 V $\pm 12.5 \mathrm{~V}$, 0 V to $12.5 \mathrm{~V}, \pm 6.25 \mathrm{~V}$, 0 V to 6.25 V
- 96.7dB Single-Conversion SNR (Typical)
- -109 dB THD (Typical) at $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$
- 118dB CMRR, 125dB Active Crosstalk (Typical)
- Rail-to-Rail Input Overdrive Tolerance
- Programmable Sequencer with No-Latency Control
- Guaranteed Operation to $125^{\circ} \mathrm{C}$
- Integrated Reference and Buffer (4.096V)
- SPI CMOS (1.8V to 5V) and LVDS Serial I/0
- No Pipeline Delay, No Cycle Latency
- 180mW Power Dissipation (Typical)
- 48-Lead ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ ) LQFP Package


## APPLICATIONS

- Programmable Logic Controllers
- Industrial Process Control

The LTC ${ }^{\circledR 2335-18 ~ i s ~ a n ~ 18-b i t, ~ l o w ~ n o i s e ~ 8-c h a n n e l ~ m u l t i-~}$ plexed successive approximation register (SAR) ADC with differential, wide common mode range inputs. Operating froma5V low voltage supply, flexible high voltage supplies, and using the internal reference and buffer, this SoftSpan ${ }^{\text {TM }}$ ADC can be configured on a conversion-by-conversion basis to accept $\pm 10.24 \mathrm{~V}$, 0 V to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, or 0 V to 5.12 V signals on any channel. Alternately, the ADC may be programmed to cycle through a sequence of channels and ranges without further user intervention.
The wide input common mode range and 118dB CMRR of the LTC2335-18 analog inputs allow the ADC to directly digitize a variety of signals, simplifying signal chain design. This input signal flexibility, combined with $\pm 3$ LSB INL, no missing codes at 18 bits, and 96.7 dB SNR, makes the LTC2335-18 an ideal choice for many high voltage applications requiring wide dynamic range.
The LTC2335-18 supports pin-selectable SPICMOS (1.8V to 5V) and LVDS serial interfaces.
$\boldsymbol{L T}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 7705765, 7961132, 8319673. Other Patents pending.

- Power Line Monitoring
- Test and Measurement

TYPICAL APPLICATION



## ABSOLUTG MAXIMUM RATIOGS

(Notes 1, 2)
Supply Voltage ( $\mathrm{V}_{\text {CC }}$ ) $\qquad$ -0.3 V to $\left(\mathrm{V}_{\mathrm{EE}}+40 \mathrm{~V}\right)$
Supply Voltage ( $\mathrm{V}_{\mathrm{EE}}$ ) $\qquad$
Supply Voltage Difference ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ )...................... 40 V
Supply Voltage (VDD) .................................................6V
Supply Voltage ( $0 V_{\text {DD }}$ )...............................................6V
Internal Regulated Supply Bypass (VDLBYP) ... (Note 3)
Analog Input Voltage
$\mathrm{INO}^{+}$to $\mathrm{IN7}^{+}$,
INO ${ }^{-}$to IN7 $^{-}$(Note 4) ......... ( $\mathrm{V}_{\mathrm{EE}}-0.3 \mathrm{~V}$ ) to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ )
REFIN. $\qquad$ -0.3 V to 2.8 V
REFBUF, CNV (Note 5) ............. -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Input Voltage (Note 5)..... -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Output Voltage (Note 5) .. -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Power Dissipation $\qquad$
Operating Temperature Range
LTC2335C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2335I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC2335H......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range .................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## pIn COnfiGURATIOn



## ORDER InFORMATION

| LEAD FREE FINISH | TRAY | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2335CLX-18\#PBF | LTC2335CLX-18\#PBF | LTC2335LX-18 | $48-$ Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2335ILX-18\#PBF | LTC2335ILX-18\#PBF | LTC2335LX-18 | $48-$ Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2335HLX-18\#PBF | LTC2335HLX-18\#PBF | LTC2335LX-18 | $48-$ Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 6)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}{ }^{+}$ | Absolute Input Range (INO ${ }^{+}$to IN7 ${ }^{+}$) | (Note 7) | $\bullet$ | $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\text {CC }}-4$ | V |
| $\mathrm{V}_{\text {IN }}$ | Absolute Input Range ( $\mathrm{INO}^{-}$to $\mathrm{INT}^{-}$) | (Note 7) | $\bullet$ | $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\text {cC }}-4$ | V |
| $\mathrm{V}_{\text {IN }}+-\mathrm{V}_{\text {IN }}$ - | Input Differential Voltage Range | SoftSpan 7: $\pm 2.5 \bullet V_{\text {REFBUF }}$ Range (Note 7 ) <br> SoftSpan 6: $\pm 2.5 \bullet$ V REFBuF 1.024 Range (Note 7) <br> SoftSpan 5: OV to $2.5 \cdot V_{\text {REFBUF }}$ Range (Note 7) <br> SoftSpan 4: 0 V to 2.5 • $\mathrm{V}_{\text {REFBUF }} / 1.024$ Range (Note 7) <br> SoftSpan 3: $\pm 1.25 \bullet V_{\text {REFBUF }}$ Range (Note 7) <br> SoftSpan 2: $\pm 1.25 \bullet V_{\text {REFBUF }} / 1.024$ Range (Note 7) <br> SoftSpan 1: OV to $1.25 \cdot V_{\text {REFBUF }}$ Range (Note 7) <br> SoftSpan 0: OV to $1.25 \bullet V_{\text {REFBUF }} / 1.024$ Range (Note 7) | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} -2.5 \cdot V_{\text {REFBUF }} \\ -2.5 \cdot V_{\text {REEBUF }} / 1.024 \\ 0 \\ 0 \\ -1.25 \cdot V_{\text {REFBUF }} \\ -1.25 \cdot V_{\text {REFFBIF }} / 1.024 \\ 0 \\ 0 \end{gathered}$ |  | $2.5 \bullet V_{\text {REFBUF }}$ $2.5 \bullet V_{\text {REFBUF }} / 1.024$ <br> $2.5 \bullet_{\text {REFBUF }}$ <br> $2.5 \bullet V_{\text {REFBUF }} / 1.024$ <br> $1.25 \cdot V_{\text {REFBUF }}$ <br> $1.25 \cdot V_{\text {RefBuF }} / 1.024$ <br> $1.25 \bullet V_{\text {REFBUF }}$ <br> $1.25 \cdot V_{\text {REFBUF }} / 1.024$ | $V$ $V$ $V$ $V$ $V$ $V$ $V$ $V$ $V$ |
| $V_{C M}$ | Input Common Mode Voltage Range | (Note 7) | $\bullet$ | $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\text {CC }}-4$ | V |
| $\overline{V_{1 N^{+}}-V_{\text {IN }}}$ | Input Differential Overdrive Tolerance | (Note 8) | $\bullet$ | $-\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ |  | $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ | V |
| In | Analog Input Leakage Current |  | $\bullet$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance | Sample Mode Hold Mode |  |  | $\begin{aligned} & 50 \\ & 10 \end{aligned}$ |  | pF pF |
| CMRR | Input Common Mode Rejection Ratio | $\mathrm{V}_{1 \mathrm{IN}^{+}}=\mathrm{V}_{1 \mathrm{IN}^{-}}=18 \mathrm{~V}_{\text {P-P }} 200 \mathrm{~Hz}$ Sine | $\bullet$ | 100 | 118 |  | dB |
| $\mathrm{V}_{\text {IHCNV }}$ | CNV High Level Input Voltage |  | $\bullet$ | 1.3 |  |  | V |
| VILCNV | CNV Low Level Input Voltage |  | $\bullet$ |  |  | 0.5 | V |
| IINCNV | CNV Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

## COПVERTER CHARACTERISTICS The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resolution |  | $\bullet$ | 18 |  |  | Bits |
|  | No Missing Codes |  | $\bullet$ | 18 |  |  | Bits |
|  | Transition Noise | SoftSpans 7 and $6: \pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges <br> SoftSpans 5 and 4: 0 V to 10.24 V and OV to 10 V Ranges <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges <br> SoftSpans 1 and 0 : 0 V to 5.12 V and VV to 5 V Ranges |  |  | $\begin{aligned} & 1.3 \\ & 2.6 \\ & 2.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { LSB }_{\text {RMS }} \\ & \text { LSB }_{\text {RMS }} \\ & \text { LSB RMS }_{\text {LSB }}^{\text {RMS }} \end{aligned}$ |
| INL | Integral Linearity Error | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges (Note 10) <br> SoftSpans 5 and 4: 0V to 10.24V and OV to 10V Ranges (Note 10) <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges (Note 10) <br> SoftSpans 1 and 0: 0V to 5.12V and OV to 5V Ranges (Note 10) | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} \hline-3 \\ -4 \\ -2.5 \\ -2.5 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1.5 \\ \pm 0.75 \\ \pm 0.75 \end{gathered}$ | $\begin{gathered} 3 \\ 4 \\ 2.5 \\ 2.5 \end{gathered}$ | LSB LSB LSB LSB |
| DNL | Differential Linearity Error | (Note 11) | $\bullet$ | -0.9 | $\pm 0.2$ | 0.9 | LSB |
| ZSE | Zero-Scale Error | (Note 12) | $\bullet$ | -550 | $\pm 80$ | 550 | $\mu \mathrm{V}$ |
|  | Zero-Scale Error Drift |  |  |  | $\pm 2$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| FSE | Full-Scale Error | (Note 12) | $\bullet$ | -0.1 | $\pm 0.025$ | 0.1 | \%FS |
|  | Full-Scale Error Drift |  |  |  | $\pm 2.5$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |

DYПAMIC ACCURACY The e denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{A}_{I N}=-1 \mathrm{dBFS}$. (Notes 9,13 )

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-(Noise + Distortion) Ratio | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{N}}=2 \mathrm{kHz}$ SoftSpans 5 and 4: OV to 10.24 V and 0 V to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 1 and 0 : 0 V to 5.12 V and 0 V to 5 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 93.0 \\ & 87.6 \\ & 90.0 \\ & 84.2 \end{aligned}$ | $\begin{aligned} & 96.5 \\ & 90.6 \\ & 93.2 \\ & 87.3 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ |
| SNR | Signal-to-Noise Ratio | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 5 and 4: OV to 10.24 V and 0 V to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 1 and 0 : 0 V to 5.12 V and 0 V to 5 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 93.7 \\ & 87.7 \\ & 90.2 \\ & 84.3 \end{aligned}$ | $\begin{aligned} & 96.7 \\ & 90.7 \\ & 93.2 \\ & 87.3 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ |
| THD | Total Harmonic Distortion | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 5 and 4: 0 V to 10.24 V and OV to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 1 and 0 : 0 V to 5.12 V and 0 V to 5 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & \hline-109 \\ & -111 \\ & -113 \\ & -114 \end{aligned}$ | $\begin{gathered} \hline-101 \\ -99 \\ -104 \\ -103 \end{gathered}$ | $d B$ $d B$ $d B$ $d B$ |
| SFDR | Spurious Free Dynamic Range | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 5 and 4: OV to 10.24 V and 0 V to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ SoftSpans 1 and 0 : 0 V to 5.12 V and 0 V to 5 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 101 \\ 99 \\ 105 \\ 105 \end{gathered}$ | $\begin{aligned} & \hline 110 \\ & 112 \\ & 114 \\ & 115 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ |
|  | Channel-to-Channel Active Crosstalk | Alternating Conversions with 18 V P-p 200 Hz Sine in $\pm 10.24 \mathrm{~V}$ Range, Crosstalk to Any Other Channel |  |  | -125 |  | dB |
|  | -3dB Input Bandwidth |  |  |  | 7 |  | MHz |
|  | Aperture Delay |  |  |  | 1 |  | ns |
|  | Aperture Delay Matching |  |  |  | 150 |  | ps |
|  | Aperture Jitter |  |  |  | 3 |  | pS ${ }_{\text {RMS }}$ |
|  | Transient Response | Full-Scale Step, 0.005\% Settling |  |  | 360 |  | ns |

 operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :---: | :---: | :---: | ---: |
| $V_{\text {REFIN }}$ | Internal Reference Output Voltage |  | 2.043 | 2.048 | 2.053 | V |
|  | Internal Reference Temperature Coefficient | (Note 14) | $\bullet$ | 5 | 20 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Internal Reference Line Regulation | $V_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25V | 0.1 | $\mathrm{mV} / \mathrm{V}$ |  |  |
|  | Internal Reference Output Impedance |  |  | 20 | $\mathrm{k} \Omega$ |  |
| $V_{\text {REFIN }}$ | REFIN Voltage Range | REFIN Overdriven (Note 7) |  | 1.25 | 2.2 | V |

REFEREOCE BUFFER CHARACTERISTICS
The $\bullet$ denotes the specifications which apply over the full
operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFBUF }}$ | Reference Buffer Output Voltage | REFIN Overdriven, $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V}$ | $\bullet$ | 4.091 | 4.096 | 4.101 | V |
|  | REFBUF Voltage Range | REFBUF Overdriven (Notes 7, 15) | $\bullet$ | 2.5 |  | 5 | V |
|  | REFBUF Input Impedance | $\mathrm{V}_{\text {REFIN }}=0 \mathrm{~V}$, Buffer Disabled |  |  | 13 |  | k $\Omega$ |
| $\mathrm{I}_{\text {REFBUF }}$ | REFBUF Load Current | $V_{\text {REFBUF }}=5 \mathrm{~V}$, (Notes 15, 16) <br> $V_{\text {REFBUF }}=5 V$, Acquisition or Nap Mode (Note 15) | - |  | $\begin{gathered} 1.1 \\ 0.39 \end{gathered}$ | 1.4 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

## PIGITAL IRPUTS APP PICITALOUTPUTS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS Digital Inputs and Outputs |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  | $\bullet$ | 0.8 • $\mathrm{V}_{\mathrm{DD}}$ |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  | $\bullet$ |  |  | $0.2 \cdot 0 \mathrm{~V}_{\text {DD }}$ | V |
| IN | Digital Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\mathrm{DD}}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{I}_{\text {OUt }}=-500 \mu \mathrm{~A}$ | $\bullet$ | $\mathrm{OV}_{\mathrm{DD}}-0.2$ |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage | $\mathrm{I}_{\text {Out }}=500 \mu \mathrm{~A}$ | $\bullet$ |  |  | 0.2 | V |
| $\mathrm{l}_{0 Z}$ | Hi-Z Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{OV}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| ISOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -50 |  | mA |
| ISINK | Output Sink Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}_{\text {DD }}$ |  |  | 50 |  | mA |

LVDS Digital Inputs and Outputs

| VID | Differential Input Voltage |  | - | 200 | 350 | 600 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {ID }}$ | On-Chip Input Termination Resistance | $\begin{aligned} & \overline{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{~V}_{\text {ICM }}=1.2 \mathrm{~V} \\ & \overline{C S}=0 \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | $\bullet$ | 90 | $\begin{aligned} & 106 \\ & 10 \end{aligned}$ | 125 | $\begin{array}{r} \Omega \\ M \Omega \end{array}$ |
| VICM | Common-Mode Input Voltage |  | $\bullet$ | 0.3 | 1.2 | 2.2 | V |
| ICM | Common-Mode Input Current | $\mathrm{V}_{1 \mathrm{~N}^{+}}=\mathrm{V}_{1 \mathrm{~N}^{-}}=0 \mathrm{~V}$ to O $\mathrm{V}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{0 \mathrm{D}}$ | Differential Output Voltage | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ Differential Termination | $\bullet$ | 275 | 350 | 425 | mV |
| $\mathrm{V}_{\text {OCM }}$ | Common-Mode Output Voltage | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ Differential Termination | $\bullet$ | 1.1 | 1.2 | 1.3 | V |
| $\underline{10 Z}$ | Hi-Z Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |


range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage |  | $\bullet$ | 0 |  | 38 | V |
| $\mathrm{V}_{\text {EE }}$ | Supply Voltage |  | $\bullet$ | -16.5 |  | 0 | V |
| $V_{\text {CC }}-V_{\text {EE }}$ | Supply Voltage Difference |  | $\bullet$ | 10 |  | 38 | V |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply Voltage |  | $\bullet$ | 4.75 | 5.00 | 5.25 | V |
| Ivce | Supply Current | 1Msps Sample Rate Acquisition Mode Nap Mode Power Down Mode | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 3.5 \\ 3.8 \\ 0.7 \\ 1 \end{gathered}$ | $\begin{aligned} & 4.3 \\ & 4.5 \\ & 0.9 \\ & 15 \end{aligned}$ | mA $m A$ $m A$ $\mu \mathrm{~A}$ |
| IVEE | Supply Current | 1Msps Sample Rate Acquisition Mode Nap Mode Power Down Mode | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & -5.1 \\ & -4.9 \\ & -1.1 \\ & -15 \end{aligned}$ | $\begin{gathered} -4.0 \\ -4.0 \\ -0.8 \\ -1 \end{gathered}$ |  | $m A$ $m A$ $m A$ $\mu \mathrm{~A}$ |

## CMOS I/O Mode

| $\mathrm{OV}_{\text {DD }}$ | Supply Voltage |  | $\bullet$ | 1.71 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IVDD | Supply Current | 1Msps Sample Rate <br> 1 Msps Sample Rate, V REFBUF $=5 \mathrm{~V}$ (Note 15) <br> Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) | $\stackrel{\bullet}{\bullet} \stackrel{-}{\bullet}$ | $\begin{gathered} \hline 12.6 \\ 11.3 \\ 1.6 \\ 1.4 \\ 65 \\ 65 \end{gathered}$ | $\begin{gathered} \hline 14.5 \\ 13.0 \\ 2.1 \\ 1.9 \\ 175 \\ 450 \end{gathered}$ | $m A$ $m A$ $m A$ $m A$ $\mu A$ $\mu A$ |
| IoVDD | Supply Current | 1Msps Sample Rate ( $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ ) Acquisition or Nap Mode Power Down Mode | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 2.6 \\ 1 \\ 1 \end{gathered}$ | $\begin{aligned} & 4.2 \\ & 20 \\ & 20 \end{aligned}$ | mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\overline{P_{D}}$ | Power Dissipation | 1Msps Sample Rate Acquisition Mode Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) | $\stackrel{\bullet}{\bullet} \stackrel{-}{\bullet}$ | $\begin{gathered} \hline 182 \\ 125 \\ 30 \\ 0.36 \\ 0.36 \end{gathered}$ | $\begin{gathered} \hline 224 \\ 152 \\ 40 \\ 1.4 \\ 2.8 \end{gathered}$ | mW <br> mW <br> mW <br> mW <br> mW |

## LVDS I/O Mode

| $\underline{O} V_{D D}$ | Supply Voltage |  | $\bullet$ | 2.375 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IVDD | Supply Current | 1Msps Sample Rate <br> 1 Msps Sample Rate, $\mathrm{V}_{\text {REFBUF }}=5 \mathrm{~V}$ (Note 15) <br> Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) | $\begin{array}{\|l} \hline \bullet \\ \bullet \\ \bullet \\ \bullet \\ \bullet \\ \bullet \end{array}$ | $\begin{aligned} & \hline 14.8 \\ & 13.8 \\ & 3.2 \\ & 3.0 \\ & 65 \\ & 65 \end{aligned}$ | $\begin{gathered} \hline 17.1 \\ 15.9 \\ 3.8 \\ 3.7 \\ 175 \\ 450 \end{gathered}$ | $m A$ $m A$ $m A$ $m A$ $\mu A$ $\mu A$ |
| $I_{\text {OVDD }}$ | Supply Current | 1Msps Sample Rate, ( $\mathrm{R}_{\mathrm{L}}=100 \Omega$ ) Acquisition or Nap Mode ( $R_{L}=100 \Omega$ ) Power Down Mode | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \end{aligned}$ | $\begin{aligned} & 7 \\ & 7 \\ & 1 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.0 \\ & 20 \end{aligned}$ | mA mA $\mu \mathrm{A}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1Msps Sample Rate <br> Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) |  | $\begin{gathered} 204 \\ 151 \\ 55 \\ 0.36 \\ 0.36 \end{gathered}$ | $\begin{aligned} & \hline 248 \\ & 180 \\ & 69 \\ & 1.4 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \end{aligned}$ |

ADC TIIIAG CHARACTERISTCS The o denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SMPL }}$ | Maximum Sampling Frequency |  | $\bullet$ |  |  | 1 | Msps |
| $\mathrm{t}_{\text {CYC }}$ | Time Between Conversions |  | $\bullet$ | 1 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {CONV }}$ | Conversion Time |  | $\bullet$ | 450 | 500 | 550 | ns |
| $\mathrm{t}_{\text {ACQ }}$ | Acquisition Time | $\left(\mathrm{t}_{\text {ACQ }}=\mathrm{t}_{\text {CYC }}-\mathrm{t}_{\text {CONV }}-\mathrm{t}_{\text {BUSYLH }}\right)$ | $\bullet$ | 420 | 480 |  | ns |
| $\mathrm{t}_{\text {cNVH }}$ | CNV High Time |  | $\bullet$ | 40 |  |  | ns |
| $\mathrm{t}_{\text {CNVL }}$ | CNV Low Time |  | $\bullet$ | 420 |  |  | ns |
| $\mathrm{t}_{\text {BUSYLH }}$ | CNV $\uparrow$ to BUSY Delay | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ | $\bullet$ |  |  | 30 | ns |
| $\mathrm{t}_{\text {QUIET }}$ | Digital I/O Quiet Time from CNV $\uparrow$ |  | $\bullet$ | 20 |  |  | ns |
| tpDH | PD High Time |  | $\bullet$ | 40 |  |  | ns |
| tpDL | PD Low Time |  | $\bullet$ | 40 |  |  | ns |
| twaKe | REFBUF Wake-Up Time | $C_{\text {REFBUF }}=47 \mu \mathrm{~F}, \mathrm{C}_{\text {REFIN }}=0.1 \mu \mathrm{~F}$ |  |  | 200 |  | ms |

CMOS I/O Mode

| tsCKI | SCKI Period | (Notes 17, 18) | $\bullet$ | 10 |  |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tSCKIH | SCKI High Time |  | $\bullet$ | 4 |  |  | ns |
| tsCKIL | SCKI Low Time |  | $\bullet$ | 4 |  |  | ns |
| tsSDISCKI | SDI Setup Time from SCKI $\uparrow$ | (Note 17) | $\bullet$ | 2 |  |  | ns |
| $\mathrm{t}_{\text {HSDISCKI }}$ | SDI Hold Time from SCKI $\uparrow$ | (Note 17) | $\bullet$ | 1 |  |  | ns |
| tDSDOSCKI | SDO Data Valid Delay from SCKI $\uparrow$ | $C_{L}=25 p F($ Note 17) | $\bullet$ |  |  | 7.5 | ns |
| thSDOSCKI | SDO Remains Valid Delay from SCKI $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Note 17) | $\bullet$ | 1.5 |  |  | ns |
| $\mathrm{t}_{\text {SKEW }}$ | SDO to SCKO Skew | (Note 17) | $\bullet$ | -1 | 0 | 1 | ns |
| $t_{\text {DSDOBUSYL }}$ | SDO Data Valid Delay from BUSY $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Note 17) | $\bullet$ | 0 |  |  | ns |
| ten | Bus Enable Time After $\overline{\mathrm{CS}} \downarrow$ | (Note 17) | $\bullet$ |  |  | 15 | ns |
| $t_{\text {DIS }}$ | Bus Relinquish Time After $\overline{\mathrm{CS}} \uparrow$ | (Note 17) | $\bullet$ |  |  | 15 | ns |

## LVDS I/O Mode

| $t_{\text {SCKI }}$ | SCKI Period | (Note 19) | $\bullet$ | 4 | ns |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {SCKIH }}$ | SCKI High Time | (Note 19) | $\bullet$ | 1.5 | ns |
| $t_{\text {SCKIL }}$ | SCKI Low Time | (Note 19) | $\bullet$ | 1.5 | ns |
| $t_{\text {SSDISCKI }}$ | SDI Setup Time from SCKI | (Notes 11, 19) | $\bullet$ | 1.2 | ns |
| $t_{\text {HSDISCKI }}$ | SDI Hold Time from SCKI | (Notes 11, 19) | $\bullet$ | -0.2 | ns |
| $t_{\text {SSDOSCKI }}$ | SDO Data Valid Delay from SCKI | (Notes 11, 19) | $\bullet$ |  | ns |
| $t_{\text {HSDOSCKI }}$ | SDO Remains Valid Delay from SCKI | (Notes 11, 19) | $\bullet$ | 1 | 6 |
| $t_{\text {SKEW }}$ | SDO to SCKO Skew | (Note 11) | $\bullet$ | -0.4 | 0 |
| $t_{\text {DSDOBUSYL }}$ | SDO Data Valid Delay from BUSY $\downarrow$ | (Note 11) | $\bullet$ | 0 | 0.4 |
| $t_{\text {EN }}$ | Bus Enable Time After $\overline{\text { CS } \downarrow}$ |  | $\bullet$ |  | ns |
| $t_{\text {DIS }}$ | Bus Relinquish Time After $\overline{\text { CS } \uparrow}$ |  | $\bullet$ |  | ns |

## ADC TIMING CHARACTERISTICS

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to ground.
Note 3: $V_{\text {DDLBYP }}$ is the output of an internal voltage regulator, and should only be connected to a $2.2 \mu \mathrm{~F}$ ceramic capacitor to bypass the pin to GND, as described in the Pin Functions section. Do not connect this pin to any external circuitry.
Note 4: When these pin voltages are taken below $\mathrm{V}_{\mathrm{EE}}$ or above $\mathrm{V}_{\mathrm{CC}}$, they will be clamped by internal diodes. This product can handle input currents of up to 100 mA below $\mathrm{V}_{\text {EE }}$ or above $\mathrm{V}_{\text {CC }}$ without latch-up.
Note 5: When these pin voltages are taken below ground or above $V_{D D}$ or $O V_{D D}$, they will be clamped by internal diodes. This product can handle currents of up to 100 mA below ground or above $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{O}_{\mathrm{DD}}$ without latch-up.
Note 6: $-16.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{EE}} \leq 0 \mathrm{~V}, 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 38 \mathrm{~V}, 10 \mathrm{~V} \leq\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right) \leq 38 \mathrm{~V}$, $V_{D D}=5 V$, unless otherwise specified.
Note 7: Recommended operating conditions.
Note 8: Refer to Absolute Maximum Ratings section for pin voltage limits related to device reliability.
Note 9: $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, 0 \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{SMPL}}=1 \mathrm{Msps}$, internal reference and buffer, true bipolar input signal drive in bipolar SoftSpan ranges, unipolar signal drive in unipolar SoftSpan ranges, unless otherwise specified.
Note 10: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.

Note 11: Guaranteed by design, not subject to test.
Note 12: For bipolar SoftSpan ranges 7, 6, 3, and 2, zero-scale error is the offset voltage measured from -0.5 LSB when the output code flickers between 000000000000000000 and 11111111111111 1111. Fullscale error for these SoftSpan ranges is the worst-case deviation of the first and last code transitions from ideal and includes the effect of offset error. For unipolar SoftSpan ranges 5, 4, 1, and 0, zero-scale error is the offset voltage measured from 0.5LSB when the output code flickers between 000000000000000000 and 000000000000000001 . Fullscale error for these SoftSpan ranges is the worst-case deviation of the last code transition from ideal and includes the effect of offset error.
Note 13: All specifications in dB are referred to a full-scale input in the relevant SoftSpan input range, except for crosstalk, which is referred to the crosstalk injection signal amplitude.
Note 14: Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range.
Note 15: When REFBUF is overdriven, the internal reference buffer must be disabled by setting REFIN $=0 \mathrm{~V}$.
Note 16: I IREFBUF varies proportionally with sample rate.
Note 17: Parameter tested and guaranteed at $\mathrm{OV}_{\mathrm{DD}}=1.71 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.5 \mathrm{~V}$, and $O V_{D D}=5.25 \mathrm{~V}$.
Note 18: A tSCkI period of 10 ns minimum allows a shift clock frequency of up to 100 MHz for rising edge capture.
Note 19: $\mathrm{V}_{I C M}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{ID}}=350 \mathrm{mV}$ for LVDS differential input pairs.

## CMOS Timings



## LVDS Timings (Differential)



Figure 1. Voltage Levels for Timing Specifications

TYPICAL PGRFORMA $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer ( $V_{\text {REFBUF }}=4.096 \mathrm{~V}$ ), $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, unless otherwise noted.



Integral Nonlinearity
vs Output Code and Range



Integral Nonlinearity vs Output Code and Range





TYPICAL PGRFORMAOCE CHARACTGRISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{v}_{\mathrm{VC}}=+15 \mathrm{~V}, \mathrm{v}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{v}_{\mathrm{DD}}=5 \mathrm{~V}$, $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ ), $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, unless otherwise noted.


32k Point FFT $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, $\mathrm{f}_{\mathrm{N}}=2 \mathrm{kHz}$



32k Point FFT $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


SNR, SINAD vs VREFBuF,
$\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


THD, Harmonics vs Input Frequency


32k Point Arbitrary Two-Tone FFT
$\mathrm{f}_{\mathrm{SMPL}}=1 \mathrm{Msps}, \mathrm{IN}^{+}=-7 \mathrm{dBFS} 2 \mathrm{kHz}$
Sine, $\mathrm{IN}^{-}=-7 \mathrm{dBFS} 3.1 \mathrm{kHz}$ Sine


THD, Harmonics vs $V_{\text {REFBuF }}$, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


233518 G15

## THD, Harmonics vs Input

 Common Mode, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$
 $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer $\left(V_{\text {REFBUF }}=4.096 \mathrm{~V}\right)$, $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, unless otherwise noted.


SNR, SINAD vs Temperature,
$\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


Positive Full-Scale Error vs Temperature and Channel


233518 G25

CMRR vs Input Frequency and Channel


THD, Harmonics vs Temperature, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


Crosstalk vs Input Frequency and Conversion Sequence


INL, DNL vs Temperature


Negative Full-Scale Error vs Temperature and Channel


Zero-Scale Error vs
Temperature and Channel


TYPICAL PGRFORMAOCE CHARACTGRISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{v}_{\mathrm{VC}}=+15 \mathrm{~V}, \mathrm{v}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{v}_{\mathrm{DD}}=5 \mathrm{~V}$, $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer $\left(V_{\text {REFBUF }}=4.096 \mathrm{~V}\right)$, $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$, unless otherwise noted.



Power-Down Current
vs Temperature


Internal Reference Output
vs Temperature



233518 G30

Step Response
(Large-Signal Settling)


Step Response
(Fine Settling)


## PIn functions

## Pins that are the Same for All Digital I/O Modes

INO ${ }^{+}$to IN7 $^{+}$, INO ${ }^{-}$to IN7- (Pins 1, 2, 3, 4, 5, 6, 7, 8, 9 , 10, 11, 12, 13, 14, 47, and 48): Positive and Negative Analog Inputs, Channels 0 to 7 . The converter samples ( $\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}$) and digitizes the selected channel. Wide input common mode range ( $\left.\mathrm{V}_{\mathrm{EE}} \leq \mathrm{V}_{\mathrm{CM}} \leq \mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$ and high common mode rejection allow the inputs to accept a wide variety of signal swings. Full-scale input range is determined by the selected SoftSpan configuration.
GND (Pins 15, 18, 20, 25, 30, 36, 41, 44, 46): Ground. Solder all GND pins to a solid ground plane.
VCC (Pin 16): Positive High Voltage Power Supply. The range of $\mathrm{V}_{\mathrm{CC}}$ is 0 V to 38 V with respect to GND and 10 V to 38 V with respect to $\mathrm{V}_{\mathrm{EE}}$. Bypass $\mathrm{V}_{\mathrm{CC}}$ to GND close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. In applications where $V_{C C}$ is shorted to GND this capacitor may be omitted.

VEE (Pins 17, 45): Negative High Voltage Power Supply. The range of $\mathrm{V}_{\mathrm{EE}}$ is 0 V to -16.5 V with respect to GND and -10 V to -38 V with respect to $\mathrm{V}_{\text {CC }}$. Connect Pins 17 and 45 together and bypass the $\mathrm{V}_{\mathrm{EE}}$ network to GND close to Pin 17 with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. In applications where $V_{E E}$ is shorted to GND this capacitor may be omitted.
REFIN (Pin 19): Bandgap Reference Output/Reference Buffer Input. An internal bandgap reference nominally outputs 2.048V on this pin. An internal reference buffer amplifies $V_{\text {REFIN }}$ to create the converter master reference voltage $\mathrm{V}_{\text {REFBUF }}=2 \cdot \mathrm{~V}_{\text {REFIN }}$ on the REFBUF pin. When using the internal reference, bypass REFIN to GND (Pin 20) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to filter the bandgap output noise. If more accuracy is desired, overdrive REFIN with an external reference in the range of 1.25 V to 2.2 V .
REFBUF (Pin 21): Internal Reference Buffer Output. An internal reference buffer amplifies $V_{\text {REFIN }}$ to create the converter master reference voltage $V_{\text {REFBUF }}=2 \bullet \vee_{\text {REFIN }}$ on this pin, nominally 4.096 V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with a $47 \mu \mathrm{~F}$ ceramic capacitor. The internal reference
buffer may be disabled by grounding its input at REFIN. With the buffer disabled, overdrive REFBUF with an external reference voltage in the range of 2.5 V to 5 V . When using the internal reference buffer, limit the loading of any external circuitry connected to REFBUF to less than $10 \mu \mathrm{~A}$. Using a high input impedance amplifier to buffer $V_{\text {REFBUF }}$ to any external circuits is recommended.

PD (Pin 22): Power Down Input. When this pin is brought high, the LTC2335-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down once the conversion completes. If this pin is brought high twice without an intervening conversion, an internal global reset is initiated, equivalent to a power-on-reset event. Logic levels are determined by $0 V_{D D}$.
LVDS/CMOS (Pin 23): I/O Mode Select. Tie this pinto OV to select LVDS I/O mode, or to ground to select CMOS I/O mode. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.
CNV (Pin 24): Conversion Start Input. A rising edge on this pin puts the internal sample-and-holds into the hold mode and initiates a new conversion. CNV is not gated by $\overline{\mathrm{CS}}$, allowing conversions to be initiated independent of the state of the serial I/O bus.
BUSY (Pin 38): Busy Output. The BUSY signal indicates that a conversion is in progress. This pin transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Logic levels are determined by $O V_{D D}$.
$V_{\text {DDLBYP }}$ (Pin 40): Internal 2.5V Regulator Bypass Pin. The voltage on this pin is generated via an internal regulator operating off of $V_{D D}$. This pin must be bypassed to GND close to the pin with a $2.2 \mu \mathrm{~F}$ ceramic capacitor. Do not connect this pin to any external circuitry.
$V_{D D}$ (Pins 42, 43): 5V Power Supply. The range of $V_{D D}$ is 4.75 V to 5.25 V . Connect Pins 42 and 43 together and bypass the $\mathrm{V}_{\mathrm{DD}}$ network to GND with a shared $0.1 \mu \mathrm{~F}$ ceramic capacitor close to the pins.

## PIn functions

CMOS I/O Mode

SDI $^{+}$, SDI $^{-}$, SCKI $^{+}$, SDO $^{+}$, SDO $^{-}$(Pins 26, 27, 28, 34, and 35): LVDS Inputs and Outputs. In CMOS I/O mode these pins are $\mathrm{Hi}-\mathrm{Z}$.

SCKI (Pin 29): CMOS Serial Clock Input. Drive SCKI with the serial I/O clock. SCKI rising edges latch serial data in on SDI and clock serial data out on SDO. For standard SPI bus operation, capture output data at the receiver on rising edges of SCKI. SCKI is allowed to idle either high or low. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.
OV ${ }_{\text {DD }}$ (Pin 31): I/O Interface Power Supply. In CMOS I/O mode, the range of $O V_{D D}$ is 1.71 V to 5.25 V . Bypass $\mathrm{OV}_{\mathrm{DD}}$ to GND (Pin 30) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.
SCKO (Pin 32): CMOS Serial Clock Output. SCKI rising edges triggertransitions on SCKO thatare skew-matched to the serial output data stream on SDO. The resulting SCKO frequency is half that of SCKI. Rising and falling edges of SCKO may be used to capture SDO data at the receiver (FPGA) in double data rate (DDR) fashion. For standard SPI bus operation, SCKO is not used and should be left unconnected. SCKO is forced low at the falling edge of BUSY. Logic levels are determined by $O V_{D D}$.
SDO (Pin 33): CMOS Serial Data Output. The most recent conversion resultalong with channel configuration information is clocked out onto the SDO pin on each rising edge of SCKI. Output data formatting is described in the Digital Interface section. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.
SDI (Pin 37): CMOS Serial Data Input. Drive this pin with the desired MUX control words (see Table 1a), latched on the rising edges of SCKI. Hold SDI low while clocking SCKI to configure the next conversion according to the previously programmed sequence. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.
$\overline{\mathbf{C S}}$ (Pin 39): Chip Select Input. The serial data I/O bus is enabled when $\overline{\mathrm{CS}}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high. $\overline{\mathrm{CS}}$ also gates the external shift clock, SCKI. Logic levels are determined by $0 V_{D D}$.

## LVDS I/O Mode

SDI ${ }^{+}$, SDI ${ }^{-}$(Pins 26 and 27): LVDS Positive and Negative Serial Data Input. Differentially drive $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$with the desired MUX control words (see Table 1a), latched on both the rising and falling edges of $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$. The $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$input pair is internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low.

SCKI ${ }^{+}$, SCKI- ${ }^{-}$(Pins28 and 29): LVDS Positive and Negative Serial Clock Input. Differentially drive SCKI ${ }^{+} /$SCKI $^{-}$with the serial I/O clock. $\mathrm{SCKI}^{+} /$SCKI $^{-}$rising and falling edges latch serial data in on $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$and clock serial data out on $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$. Idle $\mathrm{SCKI}^{+} /$SCKI $^{-}$low, including when transitioning $\overline{\mathrm{CS}}$. The $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$input pair is internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low.

OV ${ }_{\text {DD }}$ (Pin 31): I/O Interface Power Supply. In LVDS I/O mode, the range of $O V_{D D}$ is 2.375 V to 5.25 V . Bypass $0 \mathrm{~V}_{\mathrm{DD}}$ to GND (Pin 30) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.
SCKO ${ }^{+}$, SCKO ${ }^{-}$(Pins 32 and 33): LVDS Positive and Negative Serial Clock Output. SCKO ${ }^{+} /$SCKO $^{-}$outputs a copy of the input serial I/O clock received on $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$, skew-matched with the serial output data stream on SDO ${ }^{+}$ $\mathrm{SDO}^{-}$. Use the rising and falling edges of $\mathrm{SCKO}^{+} / \mathrm{SCKO}^{-}$ to capture $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$data at the receiver (FPGA). The SCKO ${ }^{+}$SCKO ${ }^{-}$output pair mustbe differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA).
SDO ${ }^{+}$, SDO ${ }^{-}$(Pins 34 and 35): LVDS Positive and Negative Serial Data Output. The most recent conversion result along with channel configuration information is clocked out onto $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$on both rising and falling edges of $\mathrm{SCKI}^{+} /$ $\mathrm{SCKI}^{-}$. The $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$output pair must be differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA).
SDI (Pin 37): CMOS Serial Data Input. In LVDS I/O mode this pin is $\mathrm{Hi}-\mathrm{Z}$.
$\overline{\mathbf{C S}}$ (Pin 39): Chip Select Input. The serial data I/O bus is enabled when $\overline{\mathrm{CS}}$ is low, and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high. $\overline{\mathrm{CS}}$ also gates the external shift clock, SCKI ${ }^{+/}$ SCKI $^{-}$. The internal $100 \Omega$ differential termination resistors on the $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$and $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$input pairs are disabled when $\overline{\mathrm{CS}}$ is high. Logic levels are determined by $O V_{D D}$.

## CONFIGURATION TABLES

Table 1a. SoftSpan Configuration Table. Use This Table with Table 1b to Choose Binary SoftSpan Codes SS[2:0] Based on Desired Analog Input Range. Combine MUX Word Header (10) with Binary Channel Number and SoftSpan Code to Form MUX Control Word C[7:0]. Use Serial Interface to Program LTC2335-18 Sequencer as Shown in Figures 17 to 20

| BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE | FULL SCALE RANGE | BINARY FORMAT OF CONVERSION RESULT |
| :---: | :---: | :---: | :---: |
| 111 | $\pm 2.5 \bullet V_{\text {REFBUF }}$ | $5 \cdot \mathrm{~V}_{\text {REFBUF }}$ | Two's Complement |
| 110 | $\pm 2.5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | $5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | Two's Complement |
| 101 | OV to $2.5 \cdot \mathrm{~V}_{\text {REFBUF }}$ | 2.5 • $\mathrm{V}_{\text {REFBUF }}$ | Straight Binary |
| 100 | OV to 2.5 • $\mathrm{V}_{\text {REFBUF }} / 1.024$ | 2.5 • V ${ }_{\text {REFBUF }} / 1.024$ | Straight Binary |
| 011 | $\pm 1.25 \cdot V_{\text {REFBUF }}$ | 2.5 • $\mathrm{V}_{\text {REFBUF }}$ | Two's Complement |
| 010 | $\pm 1.25 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | 2.5 • $\mathrm{V}_{\text {REFBUF }} / 1.024$ | Two's Complement |
| 001 | 0 V to 1.25 • $\mathrm{V}_{\text {REFBUF }}$ | $1.25 \cdot \mathrm{~V}_{\text {REFBUF }}$ | Straight Binary |
| 000 | OV to 1.25 • $\mathrm{V}_{\text {REFBUF }} / 1.024$ | $1.25 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | Straight Binary |

Table 1b. Reference Configuration Table. The LTC2335-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V REFB 传

| REFERENCE CONFIGURATION | $V_{\text {REFIN }}$ | $V_{\text {RefbuF }}$ | BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE |
| :---: | :---: | :---: | :---: | :---: |
| Internal Reference with Internal Buffer | 2.048 V | 4.096V | 111 | $\pm 10.24 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 10 \mathrm{~V}$ |
|  |  |  | 101 | OV to 10.24V |
|  |  |  | 100 | OV to 10V |
|  |  |  | 011 | $\pm 5.12 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 5 \mathrm{~V}$ |
|  |  |  | 001 | OV to 5.12V |
|  |  |  | 000 | 0 V to 5V |
| External Reference with Internal Buffer <br> (REFIN Pin Externally Overdriven) | $\begin{gathered} 1.25 \mathrm{~V} \\ \text { (Min Value) } \end{gathered}$ | 2.5 V | 111 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 101 | 0 V to 6.25 V |
|  |  |  | 100 | 0V to 6.104 V |
|  |  |  | 011 | $\pm 3.125 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 3.052 \mathrm{~V}$ |
|  |  |  | 001 | 0 V to 3.125 V |
|  |  |  | 000 | 0V to 3.052 V |
|  | $\begin{gathered} 2.2 \mathrm{~V} \\ \text { (Max Value) } \end{gathered}$ | 4.4V | 111 | $\pm 11 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 10.742 \mathrm{~V}$ |
|  |  |  | 101 | OV to 11V |
|  |  |  | 100 | OV to 10.742V |
|  |  |  | 011 | $\pm 5.5 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 5.371 \mathrm{~V}$ |
|  |  |  | 001 | 0V to 5.5V |
|  |  |  | 000 | 0V to 5.371V |

## LTC2335-18

## CONFIGURATION TABLES

Table 1b. Reference Configuration Table (Continued). The LTC2335-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V REFb 作

| REFERENCE CONFIGURATION | $V_{\text {REFIN }}$ | $V_{\text {RefbuF }}$ | BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE |
| :---: | :---: | :---: | :---: | :---: |
| External Reference Unbuffered <br> (REFBUF Pin <br> Externally Overdriven, REFIN Pin Grounded) | OV | $\begin{gathered} 2.5 \mathrm{~V} \\ \text { (Min Value) } \end{gathered}$ | 111 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 101 | 0V to 6.25V |
|  |  |  | 100 | OV to 6.104V |
|  |  |  | 011 | $\pm 3.125 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 3.052 \mathrm{~V}$ |
|  |  |  | 001 | 0 V to 3.125 V |
|  |  |  | 000 | 0V to 3.052V |
|  | OV | $\begin{gathered} 5 \mathrm{~V} \\ \text { (Max Value) } \end{gathered}$ | 111 | $\pm 12.5 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 12.207 \mathrm{~V}$ |
|  |  |  | 101 | 0 V to 12.5V |
|  |  |  | 100 | OV to 12.207V |
|  |  |  | 011 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 001 | 0 V to 6.25 V |
|  |  |  | 000 | OV to 6.104V |

## functional block diagram

CMOS I/O Mode


## LTC2335-18

timing diagram

CMOS I/O Mode


LVDS I/O Mode
$\overline{C S}=P D=0$


## APPLICATIONS INFORMATION

## OVERVIEW

The LTC2335-18 is an 18-bit, low noise 8-channel multiplexed successive approximation register (SAR) ADC with differential, wide common mode range inputs. The ADC operates from a 5V low voltage supply and flexible high voltage supplies, nominally $\pm 15 \mathrm{~V}$. Using the integrated low-drift reference and buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ nominal $)$, this SoftSpan ADC can be configured on a conversion-byconversion basis to accept $\pm 10.24 \mathrm{~V}$, 0 V to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, or 0 V to 5.12 V signals on any channel. Alternately, the ADC may be programmed to cycle through a sequence of channels and ranges without further user intervention. The input signal range may be expanded up to $\pm 12.5 \mathrm{~V}$ using an external 5 V reference.
The wide input common mode range and high CMRR (118dB typical, $\mathrm{V}_{\mathrm{IN}^{+}}=\mathrm{V}_{\mathrm{IN}^{-}}=18 \mathrm{~V}_{\text {P-P }} 200 \mathrm{~Hz}$ Sine) of the LTC2335-18 analog inputs allow the ADC to directly digitize a variety of signals, simplifying signal chain design. The absolute common mode input range is determined by the choice of high voltage supplies, which may be biased asymmetrically around ground and include the ability for either the positive or negative supply to be tied directly to ground. This input signal flexibility, combined with $\pm 3$ LSB INL, no missing codes at 18-bits, and 96.7dB SNR, makes the LTC2335-18 an ideal choice for many high voltage applications requiring wide dynamic range.
The LTC2335-18 supports pin-selectable SPI CMOS (1.8V to 5 V ) and LVDS serial interfaces, enabling it to communicate equally well with legacy microcontrollers and modern FPGAs. The LTC2335-18 typically dissipates 180 mW when converting at 1 Msps throughput. Optional nap and power down modes may be employed to further reduce power consumption during inactive periods.

## CONVERTER OPERATION

The LTC2335-18 operates in two phases. During the acquisition phase, the sampling capacitors in each channel connect to their respective analog input pins and track the differential analog input voltage ( $\mathrm{V}_{\text {IN }}{ }^{+} \mathrm{V}_{\text {IN }}$ ). A rising edge on the CNV pin transitions the S/H circuits from track mode to hold mode, sampling the input signals and initiating a conversion. During the conversion phase, the selected channel's sampling capacitors are connected to
an 18-bit charge redistribution capacitor D/A converter (CDAC). The CDAC is sequenced through a successive approximation algorithm, effectively comparing the sampled input voltage with binary-weighted fractions of the channel's SoftSpan full-scale range (e.g., $\mathrm{V}_{\mathrm{FSR}} / 2, \mathrm{~V}_{\mathrm{FSR}} / 4 \ldots$ $V_{\text {FSR }} / 262144$ ) using a differential comparator. At the end of this process, the CDAC output approximates the channel's sampled analog input. The ADC control logic then prepares the 18-bit digital output code for serial transfer.

## TRANSFER FUNCTION

The LTC2335-18 digitizes the full-scale voltage range into $2^{18}$ levels. In conjunction with the ADC master reference voltage, $\mathrm{V}_{\text {REFBUF, }}$ the selected SoftSpan configuration determines its input voltage range, full-scale range, LSB size, and the binary format of its conversion result, as shown in Tables 1a and 1b. For example, employing the internal reference and buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ nominal), SoftSpan 7 configures a channel to accept a $\pm 10.24 \mathrm{~V}$ bipolar analog input voltage range, which corresponds to a 20.48 V full-scale range with a $78.125 \mu \mathrm{~V}$ LSB. Other SoftSpan configurations and reference voltages may be employed to convert both larger and smaller bipolar and unipolar input ranges. Conversion results are output in two's complement binary format for all bipolar SoftSpan ranges, and in straight binary format for all unipolar SoftSpan ranges. The ideal two's complement transfer function is shown in Figure 2, while the ideal straight binary transfer function is shown in Figure 3.


Figure 2. LTC2335-18 Two's Complement Transfer Function

## APPLICATIONS INFORMATION



Figure 3. LTC2335-18 Straight Binary Transfer Function

## ANALOG INPUTS

The LTC2335-18 samples the voltage difference ( $\mathrm{V}_{\mathrm{IN}^{+}}-$ $\mathrm{V}_{\text {IN }}{ }^{-}$) between its analog input pins over a wide common mode input range while attenuating unwanted signals common to both input pins by the common-mode rejection ratio (CMRR) of the ADC. Wide common mode input range coupled with high CMRR allows the $\mathrm{IN}^{+} / \mathrm{IN}^{-}$analog inputs to swing with an arbitrary relationship to each other, provided each pin remains between ( $\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}$ ) and $V_{E E}$. This unique feature of the LTC2335-18 enables it to accept a wide variety of signal swings, including traditional classes of analog input signals such as pseudodifferential unipolar, pseudo-differential true bipolar, and fully differential, simplifying signal chain design.
The wide operating range of the high voltage supplies offers further input common mode flexibility. As long as the voltage difference limits of $10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}} \leq 38 \mathrm{~V}$ are observed, $\mathrm{V}_{\text {CC }}$ and $\mathrm{V}_{\text {EE }}$ may be independently biased anywhere within their own individual allowed operating ranges, including the ability for either of the supplies to be tied directly to ground. This feature enables the common mode input range of the LTC2335-18 to be tailored to the specific application's requirements.

In all SoftSpan ranges, each channel's analog inputs can be modeled by the equivalent circuit shown in Figure 4. At the start of acquisition, the 40pF sampling capacitors $\left(\mathrm{C}_{\text {IN }}\right)$ connect to the analog input pins $\mathrm{IN}^{+} / / \mathrm{N}^{-}$through
the sampling switches, each of which has approximately $600 \Omega\left(R_{\text {IN }}\right)$ of on-resistance. This behavior occurs on all channels, so that the LTC2335-18 may respond instantly to user-requested changes in multiplexer configuration with no additional settling time required.


Figure 4. Equivalent Circuit for Differential Analog Inputs, Single Channel Shown

The initial voltage on both capacitors of the just-converted channel will be approximately the sampled common mode voltage ( $\mathrm{V}_{\text {IN }}++\mathrm{V}_{\text {IN }}$ )/2 from the previous conversion. Other channels' capacitors will retain approximately the voltage of their respective $\mathrm{IN}^{+} / \mathrm{IN}^{-}$pin at the beginning of the previous conversion. The external circuitry connected to $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$must source or sink the charge that flows through $R_{\text {IN }}$ as the sampling capacitors settle from their initial voltages to the new input pin voltages over the course of the acquisition interval. During conversion, nap, and power down modes, the analog inputs draw only a small leakage current. The diodes at the inputs provide ESD protection.

## Bipolar SoftSpan Input Ranges

For conversions configured in SoftSpan ranges 7, 6, 3, or 2, the LTC2335-18 digitizes the differential analog input voltage ( $\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}$) over a bipolar span of $\pm 2.5 \bullet V_{\text {REFBUF }} \pm 2.5 \cdot V_{\text {REFBUF }} / 1.024, \pm 1.25 \cdot V_{\text {REFBUF }}$ or $\pm 1.25 \cdot V_{\text {REFBUF }} / 1.024$, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$swing above and below each

## APPLICATIONS INFORMATION

other. Traditional examples include fully differential input signals, where $I \mathrm{~N}^{+}$and $\mathrm{IN}^{-}$are driven 180 degrees out-ofphase with respectto each other centered around a common mode voltage $\left(\mathrm{V}_{\text {IN }}{ }^{+}+\mathrm{V}_{\text {IN }}-\right) / 2$, and pseudo-differential true bipolar input signals, where $\operatorname{IN}{ }^{+}$swings above and below a ground reference level, driven on $\mathrm{IN}^{-}$. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the $\mathrm{IN}^{+} / \mathrm{IN}^{-}$analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between $\left(\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$ and $\mathrm{V}_{\mathrm{EE}}$. The output data format for all bipolar SoftSpan ranges is two's complement.

## Unipolar SoftSpan Input Ranges

For conversions configured in SoftSpan ranges 5, 4, 1, or 0, the LTC2335-18 digitizes the differential analog input voltage ( $\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\text {IN }}{ }^{-}$) over a unipolar span of 0 V to 2.5 • $\mathrm{V}_{\text {REFBUF }}$ OV to 2.5 • $\mathrm{V}_{\text {REFBUF }} / 1.024$, 0 V to $1.25 \cdot$ $V_{\text {REFBUF }}$ or OV to $1.25 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where $\mathrm{IN}^{+}$remains above $\mathrm{IN}^{-}$. A traditional example includes pseudo-differential unipolar input signals, where $\mathrm{IN}^{+}$swings above a ground reference level, driven on $\mathrm{IN}^{-}$. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the $\mathrm{IN}^{+} / \mathrm{IN}^{-}$analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between $\left(\mathrm{V}_{C C}-4 \mathrm{~V}\right)$ and $\mathrm{V}_{\mathrm{EE}}$. The output data format for all unipolar SoftSpan ranges is straight binary.

## INPUT DRIVE CIRCUITS

The initial voltage on each channel's sampling capacitors at the start of acquisition must settle to the new input pin voltages during the acquisition interval. The external circuitry connected to $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$must source or sink the charge that flows through $\mathrm{R}_{\text {IN }}$ as this settling occurs. The LTC2335-18 sampling network RC time constant of
$24 n s$ implies an 18-bit settling time to a full-scale step of approximately $13 \bullet\left(\mathrm{R}_{I N} \bullet \mathrm{C}_{\mathrm{IN}}\right)=312$ ns. The impedance and self-settling of external circuitry connected to the analog input pins will increase the overall settling time required. Low impedance sources can directly drive the inputs of the LTC2335-18 without gain error, but high impedance sources should be buffered to ensure sufficient settling during acquisition and to optimize the linearity and distortion performance of the ADC. Settling time is an important consideration even for DC input signals, as the voltages on the sampling capacitors will differ from the analog input pin voltages at the start of acquisition.

Most applications should use a buffer amplifier to drive the analog inputs of the LTC2335-18. The amplifier provides low output impedance, enabling fast settling of the analog signal during the acquisition phase. It also provides isolation between the signal source and the charge flow at the analog inputs when entering acquisition.

## Input Filtering

The noise and distortion of an input buffer amplifier and other supporting circuitry must be considered since they add to the ADC noise and distortion. Noisy input signals should be filtered prior to the buffer amplifier with a lowbandwidth filter to minimize noise. The simple one-pole RC lowpass filter shown in Figure 5 is sufficient for many applications.

At the output of the buffer, a lowpass RC filter network formed by the $600 \Omega$ sampling switch on-resistance ( $\mathrm{R}_{\text {IN }}$ ) and the 40 pF sampling capacitance $\left(\mathrm{C}_{\mathrm{IN}}\right)$ limits the input bandwidth on each channel to 7 MHz , which is fast enough to allow for sufficient transient settling during acquisition while simultaneously filtering driver wideband noise. A buffer amplifier with low noise density should be selected to minimize SNR degradation over this bandwidth. An additional filter network may be placed between the buffer output and ADC input to further minimize the noise

## APPLICATIONS INFORMATION



Figure 5. True Bipolar Signal Chain with Input Filtering
contribution of the buffer. A simple one-pole lowpass RC filter is sufficient for many applications.
This filter interacts with the buffer amplifier and slows input settling. It is important that the inputs settle to 18-bit resolution within the ADC acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ), as insufficient settling can limit INL and THD performance.
High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO/COG and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self-heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.

## Buffering Arbitrary and Fully Differential Analog Input Signals

The wide common mode input range and high CMRR of the LTC2335-18 allow each channel's $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$pins to swing with an arbitrary relationship to each other, provided each pin remains between $\left(\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$ and $\mathrm{V}_{\mathrm{EE}}$. This unique feature of the LTC2335-18 enables it to accept
a wide variety of signal swings, simplifying signal chain design. In many applications, connecting a channel's $\mathrm{IN}^{+}$ and $\mathrm{IN}^{-}$pins directly to the existing signal chain circuitry will not allow the channel's sampling network to settle to 18-bit resolution within the ADC acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ). In these cases, it is recommended that two unity-gain buffers be inserted between the signal source and the ADC input pins, as shown in Figure 6a. Table 2 lists several amplifier and lowpass filter combinations recommended for use in this circuit.

The LT1358 combines fast settling, high linearity, and low input-referred noise density, allowing itto approach the full ADC data sheet SNR and THD specifications when used with a lowpass filter, as shown in the FFT plots in Figures 6b to 6 e . It may be used without a filter at a loss of 0.3 dB SNR due to wideband noise. The LT1469 achieves the full ADC specifications for DC precision, THD, and linearity, at a cost of 0.8 dB in SNR. Finally, the LT1355 provides a good general-purpose combination of THD and SNR at a lower power. Neither the LT1469 nor LT1355 can afford the slowing effect of a lowpass filter if they are to be used at the minimum $t_{A C Q}$ of 420 ns .

Table 2. Recommended Amplifier and Filter Combinations for the Buffer Circuits in Figures 6a and 9. AC Performance Measured Using Circuit in Figure 6a, $\pm 10.24 \mathrm{~V}$ Range

| AMPLIFIER | $\mathbf{R}_{\text {FILT }}$ <br> $(\boldsymbol{\Omega})$ | $\mathbf{C}_{\text {FILT }}$ <br> $(\mathbf{p F})$ | INPUT SIGNAL DRIVE | SNR <br> $(\mathbf{d B})$ | THD <br> $(\mathbf{d B})$ | SINAD <br> $(\mathbf{d B})$ | SFDR <br> $(\mathbf{d B})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 / 2$ LT1358 | 100 | 270 | FULLY DIFFERENTIAL | 96.8 | -120 | 96.8 | 120 |
| $1 / 2$ LT1469 | 0 | 0 | FULLY DIFFERENTIAL | 96.0 | -124 | 96.0 | 120 |
| $1 / 2$ LT1358 | 100 | 270 | TRUE BIPOLAR | 96.8 | -107 | 96.4 | 108 |
| $1 / 2$ LT1358 | 0 | 0 | TRUE BIPOLAR | 96.5 | -108 | 96.2 | 110 |
| $1 / 2$ LT1469 | 0 | 0 | TRUE BIPOLAR | 96.0 | -109 | 95.8 | 110 |
| $1 / 2$ LT1355 | 0 | 0 | TRUE BIPOLAR | 96.2 | -106 | 95.9 | 109 |

## APPLICATIONS INFORMATION



Figure 6a. Buffering Arbitrary, Fully Differential, True Bipolar, and Unipolar Signals. See Table 2 for Recommended Amplifier and Filter Combinations

## Arbitrary Drive <br> 

Figure 6b. Two-Tone Test. $\mathrm{IN}^{+}=-7 \mathrm{dBFS} 2 \mathrm{kHz}$ Sine, $\mathrm{IN}^{-}=-7 \mathrm{dBFS}$ 3.1kHz Sine, 32k Point FFT, $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$. Circuit Shown in Figure 6a with LT1358 Amplifiers, $\mathrm{R}_{\mathrm{FLT}}=100 \Omega$, $\mathrm{C}_{\text {FILT }}=270 \mathrm{pF}$

## True Bipolar Drive <br> 

Figure 6 d . $\mathrm{IN}^{+}=-1 \mathrm{dBFS} 2 \mathrm{kHz}$ True Bipolar Sine, $\mathrm{IN}^{-}=\mathbf{O V}, 32 \mathrm{k}$
Point FFT, $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$. Circuit Shown in Figure 6a with LT1358 Amplifiers, $\mathrm{R}_{\text {FLT }}=100 \Omega, \mathrm{C}_{\text {FLI }}=270 \mathrm{pF}$

Fully Differential Drive


Figure 6 c . $\mathrm{IN}^{+} / \mathrm{N}^{-}=-1 \mathrm{dBFS} 2 \mathrm{kHz}$ Fully Differential Sine, $\mathrm{V}_{\mathrm{CM}}=\mathbf{O V}$, 32k Point FFT, $\mathrm{f}_{\text {SMPL }}=1$ Msps. Circuit Shown in Figure 6a with LT1358 Amplifiers, $\mathrm{R}_{\text {FILT }}=100 \Omega, \mathrm{C}_{\text {FLT }}=270 \mathrm{pF}$


Figure 6 e . $\mathrm{IN}^{+}=-1 \mathrm{dBFS} 2 \mathrm{kHz}$ Unipolar Sine, $\mathrm{IN}^{-}=0 \mathrm{OV}, 32 \mathrm{k}$ Point FFT, $\mathrm{f}_{\text {SMPL }}=1$ Msps. Circuit Shown in Figure 6a with LT1358 Amplifiers, $\mathrm{R}_{\text {FLT }}=100 \Omega$, $\mathrm{C}_{\mathrm{FILT}}=270 \mathrm{pF}$

## APPLICATIONS INFORMATION

The two-tone test shown in Figure 6b demonstrates the arbitrary input drive capability of the LTC2335-18. This test simultaneously drives $\mathrm{IN}^{+}$with a-7dBFS2kHz single-ended sine wave and $\mathrm{IN}^{-}$with a -7dBFS 3.1kHz single-ended sine wave. Together, these signals sweep the analog inputs across a wide range of common mode and differential mode voltage combinations, similar to the more general arbitrary input signal case. They also have a simple spectral representation. An ideal differential converter with no common-mode sensitivity will digitize this signal as two -7 dBFS spectral tones, one at each sine wave frequency. The FFT plot in Figure 6b demonstrates the LTC2335-18 response, which approaches this ideal with 118 dB of SFDR limited by the converter's second harmonic distortion response to the 3.1 kHz sine wave on $\mathrm{IN}^{-}$.

The ability of the LTC2335-18 to accept arbitrary signal swings over a wide input common mode range with high CMRR can simplify application solutions. In practice,
many sensors produce a differential sensor voltage riding on top of a large common mode signal. Figure 7a depicts one way of using the LTC2335-18 to digitize signals of this type. The amplifier stage provides a differential gain of approximately $10 \mathrm{~V} / \mathrm{V}$ to the desired sensor signal while the unwanted common mode signal is attenuated by the ADC CMRR. The circuitemploys the $\pm 5 \mathrm{~V}$ SoftSpan range of the ADC. Figure 7b shows measured CMRR performance of this solution, which is competitive with the best commercially available instrumentation amplifiers. Figure 7c shows measured AC performance of this solution.

In Figure 8, another application circuit is shown which uses two channels of the LTC2335-18 to sense the voltage on and bidirectional current through a sense resistor over a wide common mode range. In many applications of this type, the impedance of the external circuitry is low enough that the ADC sampling network can fully settle without buffering.


Figure 7a. Digitize Differential Signals Over a Wide Common Mode Range

## APPLICATIONS INFORMATION



Figure 7b. CMRR vs Input Frequency. Circuit Shown in Figure 7a


Figure 7c. $\mathrm{IN}^{+} / \mathrm{IN}^{-}=450 \mathrm{mV} 2 \mathrm{kHz}$ Fully Differential Sine, $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 24 \mathrm{~V}, \mathbf{3 2 k}$ Point FFT, $\mathrm{f}_{\text {SMPL }}=200 \mathrm{ksps}$. Circuit Shown in Figure 7a


ONLY CHANNELS 0 AND 1 SHOWN FOR CLARITY

$$
I_{\text {SENSE }}=\frac{V_{S 1}-V_{S 2}}{R_{S E N S E}} \quad-\quad-10.24 \mathrm{~V} \leq V_{S 1} \leq 10.24 \mathrm{~V}, ~-10.24 \mathrm{~V} \leq \mathrm{V}_{S 2} \leq 10.24 \mathrm{~V}
$$

Figure 8. Sense Voltage (CHO) and Current (CH1) Over a Wide Common Mode Range

## Buffering Single-Ended Analog Input Signals

While the circuit shown in Figure 6a is capable of buffering single-ended input signals, the circuit shown in Figure 9 is preferable when the single-ended signal reference level is inherently low impedance and doesn't require buffering. This circuit eliminates one driver and lowpass filter, reducing part count, power dissipation, and SNR degradation due to driver noise. Using the recommended driver and filter combinations in Table 2, the performance of this circuit with single-ended input signals is on par with the performance of the circuit in Figure 6a.


ONLY CHANNEL 0 SHOWN FOR CLARITY
233518 F09
Figure 9. Buffering Single-Ended Input Signals. See Table 2 For Recommended Amplifier and Filter Combinations

## APPLICATIONS INFORMATION

## ADC REFERENCE

As shown previously in Table 1b, the LTC2335-18 supports three reference configurations. The first uses both the internal bandgap reference and reference buffer. The second externally overdrives the internal reference but retains the internal buffer, which isolates the external reference from ADC conversion transients. This configuration is ideal for sharing a single precision external reference across multiple ADCs. The third disables the internal buffer and overdrives the REFBUF pin externally.

## Internal Reference with Internal Buffer

The LTC2335-18 has an on-chip, low noise, low drift (20ppm/ ${ }^{\circ} \mathrm{C}$ maximum), temperature compensated bandgap reference that is factory trimmed to 2.048 V . The reference output connects through a $20 \mathrm{k} \Omega$ resistor to the REFIN pin, which serves as the input to the on-chip reference buffer, as shown in Figure 10a. When employing the internal bandgap reference, the REFIN pin should be bypassed to GND (Pin 20) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to filter wideband noise. The reference buffer amplifies $\mathrm{V}_{\text {REFIN }}$ to create the converter master reference voltage $\mathrm{V}_{\text {REFBUF }}=2 \bullet \mathrm{~V}_{\text {REFIN }}$ on the REFBUF pin, nominally 4.096 V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with at least a $47 \mu \mathrm{~F}$ ceramic capacitor (X7R, 10V, 1210 size or X5R, 10V, 0805 size) to compensate the reference buffer, absorb transient conversion currents, and minimize noise.


Figure 10a. Internal Reference with Internal Buffer Configuration

## External Reference with Internal Buffer

If more accuracy and/or lower drift is desired, REFIN can be easily overdriven by an external reference since $20 \mathrm{k} \Omega$ of resistance separates the internal bandgap reference output from the REFIN pin, as shown in Figure 10b. The valid range of external reference voltage overdrive on the REFIN pin is 1.25 V to 2.2 V , resulting in converter master reference voltages $\mathrm{V}_{\text {REFBUF }}$ between 2.5 V and 4.4 V , respectively. Linear Technology offers a portfolio of high performance references designed to meet the needs of many applications. With its small size, low power, and high accuracy, the LTC6655-2.048 is well suited for use with the LTC2335-18 when overdriving the internal reference. The LTC6655-2.048 offers $0.025 \%$ (maximum) initial accuracy


Figure 10b. External Reference with Internal Buffer Configuration

## APPLICATIONS InFORMATION

and $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (maximum) temperature coefficient for high precision applications. The LTC6655-2.048 is fully specified over the H -grade temperature range, complementing the extended temperature range of the LTC2335-18 up to $125^{\circ} \mathrm{C}$. Bypassing the LTC6655-2.048 with a $2.7 \mu \mathrm{Fto} 100 \mu \mathrm{~F}$ ceramic capacitor close to the REFIN pin is recommended.

## External Reference with Disabled Internal Buffer

The internal reference buffer supports $V_{\text {REFBUF }}=4.4 \mathrm{~V}$ maximum. Grounding REFIN disables the internal buffer, allowing REFBUF to be overdriven with an external reference voltage between 2.5 V and 5 V , as shown in Figure 10c. Maximum input signal swing and SNR are achieved by overdriving REFBUF using an external 5 V reference. The buffer feedback resistors load the REFBUF pin with $13 \mathrm{k} \Omega$ even when the reference buffer is disabled. The LTC6655-5 offers the same small size, accuracy, drift, and extended temperature range as the LTC6655-2.048, and achieves a typical SNR of 98.3dB when paired with the LTC233518. Bypass the LTC6655-5 to GND (Pin 20) close to the REFBUF pin with at least a $47 \mu \mathrm{~F}$ ceramic capacitor (X7R, $10 \mathrm{~V}, 1210$ size or $\mathrm{X} 5 \mathrm{R}, 10 \mathrm{~V}, 0805$ size) to absorb transient conversion currents and minimize noise.

The LTC2335-18 converter draws a charge $\left(Q_{\text {CONV }}\right)$ from the REFBUF pin during each conversion cycle. On short time scales most of this charge is supplied by the external REFBUF bypass capacitor, but on longer time scales all of the charge is supplied by either the reference buffer, or when the internal reference buffer is disabled, the external reference. This charge draw corresponds to a DC current equivalent of $I_{\text {REFBUF }}=Q_{C O N V}{ }^{\bullet} f_{S M P L}$, which is proportional


Figure 10c. External Reference with Disabled Internal Buffer Configuration
to sample rate. In applications where a burst of samples is taken after idling for long periods of time, as shown in Figure 11, I REFBUF quickly transitions from approximately 0.4 mA to $1.1 \mathrm{~mA}\left(\mathrm{~V}_{\text {REFBUF }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SMPL}}=1 \mathrm{Msps}\right)$. This current step triggers a transient response in the external reference that must be considered, since any deviation in $V_{\text {REFBUF }}$ affects converter accuracy. If an external reference is used to overdrive REFBUF, the fast settling LTC6655 family of references is recommended.

## Internal Reference Buffer Transient Response

For optimum performance in applications employing burst sampling, the external reference with internal reference buffer configuration should be used. The internal reference buffer incorporates a proprietary design that minimizes movements in $V_{\text {REFBUF }}$ when responding to a burst of


Figure 11. CNV Waveform Showing Burst Sampling

## APPLICATIONS InFORMATION

conversions following an idle period. Figure 12 compares the burst conversion response of the LTC2335-18 with an input near full scale for two reference configurations. The first configuration employs the internal reference buffer with REFIN externally overdriven by an LTC6655-2.048, while the second configuration disables the internal reference buffer and overdrives REFBUF with an external LTC6655-4.096. In both cases REFBUF is bypassed to GND with a $47 \mu \mathrm{~F}$ ceramic capacitor.


Figure 12. Burst Conversion Response of the LTC2335-18, $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}$

## DYNAMIC PERFORMANCE

Fast Fourier transform (FFT) techniques are used to test the ADC's frequency response, distortion, and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2335-18 provides guaranteed tested limits for both AC distortion and noise measurements.

## Signal-to-Noise and Distortion Ratio (SINAD)

The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the A/D output. The output is band-limited to frequencies below half the sampling frequency, excluding DC. Figure 13 shows that the LTC2335-18 achieves a typical SINAD of 96.7 dB in the $\pm 10.24 \mathrm{~V}$ range at a 1 Msps sampling rate with a true bipolar 2 kHz input signal.


Figure 13. 32k Point FFT $\mathrm{f}_{\text {SMPL }}=1 \mathrm{Msps}, \mathrm{f}_{\mathrm{IN}}=\mathbf{2 k H z}$

## Signal-to-Noise Ratio (SNR)

The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 13 shows that the LTC2335-18 achieves a typical SNR of 96.9dB in the $\pm 10.24 \mathrm{~V}$ range at a 1 Msps sampling rate with a true bipolar 2 kHz input signal.

## Total Harmonic Distortion (THD)

Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency ( $\mathrm{f}_{\mathrm{SMPL}} / 2$ ). THD is expressed as:

$$
\mathrm{THD}=20 \log \frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2} \ldots V_{N}^{2}}}{V_{1}}
$$

where $V_{1}$ is the RMS amplitude of the fundamental frequency and $\mathrm{V}_{2}$ through $\mathrm{V}_{\mathrm{N}}$ are the amplitudes of the second through Nth harmonics, respectively. Figure 13 shows that the LTC2335-18 achieves a typical THD of $-109 \mathrm{~dB}(\mathrm{~N}=6)$ in the $\pm 10.24 \mathrm{~V}$ range at a 1 Msps sampling rate with a true bipolar 2 kHz input signal.

## APPLICATIONS INFORMATION

## POWER CONSIDERATIONS

The LTC2335-18 provides four power supply pins: the positive and negative high voltage power supplies (VCC and $\mathrm{V}_{\mathrm{EE}}$ ), the 5 V core power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$ and the digital input/output ( $\mathrm{I} / 0$ ) interface power supply ( $0 \mathrm{~V}_{\mathrm{DD}}$ ). As long as the voltage difference limits of $10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}} \leq 38 \mathrm{~V}$ are observed, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ may be independently biased anywhere within their own individual allowed operating ranges, including the ability for either of the supplies to be tied directly to ground. This feature enables the common mode input range of the LTC2335-18 to be tailored to the specific application's requirements. The flexible $0 V_{D D}$ supply allows the LTC2335-18 to communicate with CMOS logic operating between 1.8 V and 5 V , including 2.5 V and 3.3V systems. When using LVDS I/O mode, the range of $0 \mathrm{~V}_{\mathrm{DD}}$ is 2.375 V to 5.25 V .

## Power Supply Sequencing

The LTC2335-18 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC2335-18 has an internal power-on-reset (POR) circuit which resets the converter on initial power-up and whenever $V_{D D}$ drops below 2 V . Once the supply voltage re-enters the nominal supply voltage range, the POR reinitializes the ADC. No conversions should be initiated until at least 10 ms after a POR event to ensure the initialization period has ended. When employing the internal reference buffer, allow 200 ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.

## TIMING AND CONTROL

## CNV Timing

The LTC2335-18 sampling and conversion is controlled by CNV. A rising edge on CNV transitions the S/H circuits from track mode to hold mode, sampling the input signals and initiating a conversion. Once a conversion has been started, it cannot be terminated early except by resetting the ADC, as discussed in the Reset Timing section. For optimum performance, drive CNV with a clean, low jitter signal and avoid transitions on data I/O lines leading up to the rising edge of CNV. Additionally, for best crosstalk performance, avoid high slew rates on the analog inputs for 100 ns before and after the rising edge of CNV. Converter status is indicated by the BUSY output, which transitions low-to-high at the start of each conversion and stays high until the conversion is complete. OnceCNV is brought high to begin a conversion, it should be returned low between 40 ns and 60 ns later or after the falling edge of BUSY to minimize external disturbances during the internal conversion process. The CNV timing required to take advantage of the reduced power nap mode of operation is described in the Nap Mode section.

## Internal Conversion Clock

The LTC2335-18 has an internal clock that is trimmed to achieve a maximum conversion time of 550ns. With a minimum acquisition time of 420 ns , throughput performance of 1 Msps is guaranteed without any external adjustments. The LTC2335-18 is a multiplexed ADC and converts one channel per CNV edge, taking a minimum of $1 \mu$ s per conversion. Thus, while scanning $N$ channels ( $\mathrm{N}=1$ to 8 ), a complete scan takes at least $\mathrm{N} \mu \mathrm{s}$ and the maximum per-channel throughput is $1 / \mathrm{N} \mathrm{Msps} / \mathrm{ch}$.

## Nap Mode

The LTC2335-18 can be placed into nap mode after a conversion has been completed to reduce power consumption between conversions. In this mode a portion of the device

## APPLLCATIONS InFORMATION

circuitry is turned off, including circuits associated with sampling the analog input signals. Nap mode is enabled by keeping CNV high between conversions, as shown in Figure 14. To initiate a new conversion after entering nap mode, bring CNV low and hold for at least 420ns before bringing ithigh again. The converter acquisitiontime ( $\mathrm{t}_{\mathrm{ACQ}}$ ) is set by the CNV low time ( $\mathrm{t}_{\mathrm{CNVL}}$ ) when using nap mode.

## Power Down Mode

When PD is brought high, the LTC2335-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down once the conversion completes. In this mode, the device draws only a small regulator standby current resulting in a typical power dissipation of 0.36 mW . To exit power down mode, bring the PD pin low and wait at least 10 ms before initiating a conversion. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.

## Reset Timing

A global reset of the LTC2335-18, equivalent to a power-on-reset event, may be executed without needing to cycle the supplies. This feature is useful when recovering from system-level events that require the state of the entire system to be reset to a known synchronized value. To initiate a global reset, bring PD high twice without an intervening conversion, as shown in Figure 15. The reset event is triggered on the second rising edge of PD, and asynchronously ends based on an internal timer. Reset clears all serial data output registers and restores the internal sequencer default state of converting channels 0 through 7 sequentially, all in SoftSpan 7. If reset is triggered during a conversion, the conversion is immediately halted. The normal power down behavior associated with PD going high is not affected by reset. Once PD is brought low, wait at least 10 ms before initiating a conversion. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.


Figure 14. Nap Mode Timing for the LTC2335-18


Figure 15. Reset Timing for the LTC2335-18

## APPLICATIONS INFORMATION

## Power Dissipation vs Sampling Frequency

When nap mode is employed, the power dissipation of the LTC2335-18 decreases as the sampling frequency is reduced, as shown in Figure 16. This decrease in average power dissipation occurs because a portion of the LTC2335-18 circuitry is turned off during nap mode, and the fraction of the conversion cycle ( $\mathrm{t}_{\mathrm{cyc}}$ ) spent napping increases as the sampling frequency ( $f_{\text {SMPL }}$ ) is decreased.


Figure 16. Power Dissipation of the LTC2335-18 Decreases with Decreasing Sampling Frequency

## DIGITAL INTERFACE

The LTC2335-18features CMOS and LVDS serial interfaces, selectable using the LVDS/CMOS pin. The flexible $\mathrm{OV}_{D D}$ supply allows the LTC2335-18 to communicate with any CMOS logic operating between 1.8 V and 5 V , including 2.5 V and 3.3 V systems, while the LVDS interface supports low noise digital designs. Together, these $/ / 0$ interface options enable the LTC2335-18 to communicate equally well with legacy microcontrollers and modern FPGAs.

## Serial CMOS I/O Mode

As shown in Figure 17, in CMOS I/O mode the serial data bus consists of a serial clock input, SCKI, serial data input, SDI, serial clock output, SCKO, and serial data output, SDO. Communication with the LTC2335-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts control words on SDI to configure the SoftSpan range and channel for the next conversion and program the sequencer, and outputs 24-bit packets containing the conversion result and configuration information from the previous conversion on SDO.


Figure 17. Serial CMOS I/O Mode, Direct Per-Conversion Configuration

## APPLICATIONS InFORMATION

New data transaction windows open 10 ms after powering up or resetting the LTC2335-18, and at the end of each conversion on the falling edge of BUSY. The data transaction should be completed with a minimum $t_{\text {QUIET }}$ time of 20 ns prior to the start of the next conversion, as shown in Figure 17. New control words are only accepted within this recommended data transaction window, but configuration changes take effect immediately with no additional analog input settling time required before starting the next conversion.

Just prior to the falling edge of BUSY and the opening of a new data transaction window, SCKO is forced low and SDO is updated with the latest conversion result from the just-completed conversion. Rising edges on SCKI serially clock the conversion result and analog input channel configuration information out on SDO and trigger transitions on SCKO that are skew-matched to the data on SDO. The resulting SCKO frequency is half that of SCKI.

SCKI rising edges also latch control words provided on SDI, which are used to set the SoftSpan range and channel for the next conversion, and program the sequencer. See the section Configuring the Multiplexer and SoftSpan Range for further details. SCKI is allowed to idle either high or low in CMOS I/O mode. As shown in Figure 18, the CMOS bus is enabled when $\overline{\mathrm{CS}}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high, allowing the bus to be shared across multiple devices.

The data on SDO are formatted as a 24 -bit packet consisting of an 18-bit conversion result, 3-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 17 and 18, if more than 24 SCKI clocks are applied, the 24-bit packet is repeated indefinitely on SDO.
When interfacing the LTC2335-18 with a standard SPI bus, capture output data at the receiver on rising edges of SCKI. SCKO is not used in this case. In other applications, such as interfacing the LTC2335-18 with an FPGA or CPLD, rising and falling edges of SCKO may be used to capture serial output data on SDO in double data rate (DDR) fashion. Capturing data using SCKO adds robustness to delay variations over temperature and supply.

The LTC2335-18 guarantees a minimum data transfer window ( $\mathrm{t}_{\text {ACQ }}-\mathrm{t}_{\text {QUIET }}$ ) of 400 ns while converting at 1 Msps . Thus, if an application needs to read the full 24-bit packet of conversion result plus channel ID and SoftSpan, the minimum usable SCKI frequency is 60MHz. Applications needing to read only the conversion result may send only 18 SCKI pulses and thus have a minimum SCKI frequency of 45 MHz . The LTC2335-18 supports CMOS SCKI frequencies up to 100 MHz .

## Configuring the Multiplexer and SoftSpan Range in CMOS I/O Mode

On power-up and after a reset, the LTC2335-18 defaults to converting channels 0 through 7 sequentially, all in SoftSpan 7. If this configuration does not need to be changed, simply hold SDI Iow.

The LTC2335-18 multiplexer and SoftSpan range may be controlled in two ways, depending on the needs of the application. If the desired sequence of channels and SoftSpan ranges are known ahead of time, the LTC233518's internal sequencer may be programmed with a sequence of up to 16 configurations, and will cycle through those configurations on subsequent conversions without further user intervention. Alternately, if ultimate flexibility is desired, the LTC2335-18 may be directly controlled by overwriting the sequencer each conversion with the channel and SoftSpan range for the following conversion. This reconfiguration has no latency and requires no additional settling time or digital I/O overhead.

## Using the Sequencer

To use the internal sequencer of the LTC2335-18, first program it as described below with the desired sequence of up to 16 configurations. Each of these configurations specifies the desired channel number and SoftSpan range for one conversion. The LTC2335-18 will then apply the first configuration to the first conversion, the second configuration to the second conversion, and so on until the end of the programmed sequence is reached, at which point the cycle will start again from the beginning.

## APPLICATIONS InFORMATION



## APPLICATIONS InFORMATION

Each data transaction window is an opportunity to program the sequencer by clocking in a series of 8-bit control words on SDI, each specifying a channel number and SoftSpan range, as shown in Figures 17 and 18. To program the sequencer with a series of up to 16 conversion configurations, write in the corresponding control words in the desired conversion order during a single data transaction. Words beyond the 16th valid word will be ignored.

The control word format is as follows:

| $\mathrm{C}[7]$ | $\mathrm{C}[6]$ | $\mathrm{C}[5]$ | $\mathrm{C}[4]$ | $\mathrm{C}[3]$ | $\mathrm{C}[2]$ | $\mathrm{C}[1]$ | $\mathrm{C}[0]$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V | 0 | $\mathrm{CH}[2]$ | $\mathrm{CH}[1]$ | $\mathrm{CH}[0]$ | $\mathrm{SS}[2]$ | $\mathrm{SS}[1]$ | $\mathrm{SS}[0]$ |

The V bit (C[7]) controls whether the LTC2335-18 should consider this a valid word. Any words which have $\mathrm{V}=$ 0 are considered invalid and are ignored (though valid words will still be accepted after an invalid word). Words which have $\mathrm{V}=1$ will be added to the sequencer in the order provided. The $\mathrm{C}[6]$ bit is reserved for future use and should be set to 0 . The $\mathrm{CH}[2: 0]$ (C[5:3]) bits are a binary value 0 to 7 controlling the channel to be converted. The SS[2:0] (C[2:0]) bits specify the desired SoftSpan range for the conversion, as described in Table 1.
Sequencer programming is completed when the next conversion is started. At this time, any incomplete words are considered invalid and discarded. If one or more valid words were provided, the sequencer is completely overwritten with the new sequence, and the just-initiated conversion employs the first provided configuration.

If no valid words were provided during the data transaction window, the sequencer program is unchanged, and the pointer advances to the next entry in the previously programmed cycle to configure the next conversion.

Thus, once the sequencer has been programmed, simply hold SDI low during subsequent data transactions to cycle continually through the programmed sequence of configurations.

## Direct Per-Conversion Configuration

As a special case of the sequencer, the LTC2335-18 multiplexer and SoftSpan range can be directly controlled every conversion with no latency and no additional settling time or digital I/O overhead. To use the part in this direct fashion, simply supply one control word on SDI during a data transaction to specify the desired channel number and SoftSpan range for the following conversion, as shown in Figure 17.
If the desired channel and SoftSpan range for conversion $\mathrm{N}+1$ are known before seeing the result of conversion N , specify the configuration by clocking in the corresponding control word on SDI while clocking out the first 8 bits, then hold SDI low. This particular use case is illustrated in Figure 17. If the desired configuration is not known until after the conversion data has been read, clock in 24 zeros on SDI while the 24 bits of data are being read out; since the V bits of those words are then 0 , they are ignored. Once the configuration has been determined, clock in 8 more bits on SDI which specify the desired configuration for conversion $\mathrm{N}+1$.

## Serial LVDS I/O Mode

In LVDS I/O mode, information is transmitted using positive and negative signal pairs (LVDS$/$ LVDS $^{-}$) with bits differentially encoded as (LVDS+ - LVDS$)$. These signals are typically routed using differential transmission lines with $100 \Omega$ characteristic impedance. Logical 1s and 0 s are nominally represented by differential +350 mV and -350mV, respectively. For clarity, all LVDS timing diagrams and interface discussions adopt the logical rather than physical convention.
As shown in Figure 19, in LVDS I/O mode the serial data bus consists of a serial clock differential input, SCKI, serial data differential input, SDI, serial clock differential output, SCKO, and serial data differential output, SDO. Communication with the LTC2335-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts control words on SDI to configure the SoftSpan range and channel for the next conversion and

## APPLICATIONS INFORMATION



Figure 19. Serial LVDS I/O Mode, Direct Per-Conversion Configuration
program the sequencer, and outputs 24-bit packets containing the conversion result and configuration information from the previous conversion on SDO.

New data transaction windows open 10 ms after powering up or resetting the LTC2335-18, and at the end of each conversion on the falling edge of BUSY. The data transaction should be completed with a minimum $\mathrm{t}_{\text {QUIET }}$ time of 20 ns prior to the start of the next conversion, as shown in Figure 19. New control words are only accepted within this recommended data transaction window, but configuration changes take effect immediately with no additional analog input settling time required before starting the next conversion.
Just prior to the falling edge of BUSY and the opening of a new data transaction window, SDO is updated with the latest conversion result from the just-completed conversion. Both rising and falling edges on SCKI serially clock the conversion result and analog input channel configuration information out on SDO. SCKI is also echoed on SCKO, skew-matched to the data on SDO. Whenever possible,
it is recommend that rising and falling edges of SCKO be used to capture DDR serial output data on SDO, as this will yield the best robustness to delay variations over supply and temperature.

SCKI rising and falling edges also latch control words provided on SDI, which are used to set the SoftSpan range and channel for the next conversion, and program the sequencer. See the section Configuring the Multiplexer and SoftSpan Range in LVDS I/O Mode for further details. As shown in Figure 20, the LVDS bus is enabled when $\overline{C S}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high, allowing the bus to be shared across multiple devices. Due to the high speeds often involved in LVDS signaling, LVDS bus sharing must be carefully considered. Transmission line limitations imposed by the shared bus may limit the maximum achievable bus clock speed. LVDS inputs are internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low, while outputs must be differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA). SCKI must idle in the low state in LVDS I/O mode, including when transitioning $\overline{\mathrm{CS}}$.
Figure 20. Programming the Sequencer with a 10-Conversion Sequence, Serial LVDS Bus Response to $\overline{\mathrm{CS}}$


## APPLICATIONS InFORMATION

The data on SDO are formatted as a 24 -bit packet consisting of an 18-bit conversion result, 3-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 19 and 20 , if more than 24 SCKI clocks are applied, the 24-bit packet is repeated indefinitely on SDO.
The LTC2335-18 guarantees a minimum data transfer window ( $\mathrm{t}_{\text {ACQ }}-\mathrm{t}_{\text {QUIET }}$ ) of 400 ns while converting at 1 Msps . Thus, if an application needs to read the full 24-bit packet of conversion result plus channel ID and SoftSpan, the minimum usable SCKI frequency is 30 MHz ( 60 Mbps ). Applications needing to read only the conversion result may send only 18 SCKI edges and thus have a minimum SCKI frequency of 22.5 MHz (45Mbps). The LTC2335-18 supports LVDSSCKI frequencies up to 250 MHz ( 500 Mbps ).

## Configuring the Multiplexer and SoftSpan Range in LVDS I/O Mode

On power-up and after a reset, the LTC2335-18 defaults to converting channels 0 through 7 sequentially, all in SoftSpan 7. If this configuration does not need to be changed, simply hold SDI at an LVDS low level.

The LTC2335-18 multiplexer and SoftSpan range may be controlled in two ways, depending on the needs of the application. If the desired sequence of channels and SoftSpan ranges are known ahead of time, the LTC2335-18's internal sequencer may be programmed with a sequence of up to 16 configurations, and will cycle through those configurations on subsequent conversions without further user intervention. Alternately if ultimate flexibility is desired, the LTC2335-18 may be directly controlled by overwriting the sequencer each conversion with the channel and SoftSpan range for the following conversion. This reconfiguration has no latency and requires no additional settling time or digital I/O overhead.

## Using the Sequencer

To use the internal sequencer of the LTC2335-18, first program it as described below with the desired sequence of up to 16 configurations. Each of these configurations specifies the desired channel number and SoftSpan range
for one conversion. The LTC2335-18 will then apply the first configuration to the first conversion, the second configuration to the second conversion, and so on until the end of the programmed sequence is reached, at which point the cycle will start again from the beginning.

Each data transaction window is an opportunity to program the sequencer by clocking in a series of 8-bit control words on SDI, each specifying a channel number and SoftSpan range, as shown in Figures 19 and 20. To program the sequencer with a series of up to 16 conversion configurations, write in the corresponding control words in the desired conversion order during a single data transaction. Words beyond the 16th valid word will be ignored.

The control word format is as follows:

| $\mathrm{C}[7]$ | $\mathrm{C}[6]$ | $\mathrm{C}[5]$ | $\mathrm{C}[4]$ | $\mathrm{C}[3]$ | $\mathrm{C}[2]$ | $\mathrm{C}[1]$ | $\mathrm{C}[0]$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V | 0 | $\mathrm{CH}[2]$ | $\mathrm{CH}[1]$ | $\mathrm{CH}[0]$ | $\mathrm{SS}[2]$ | $\mathrm{SS}[1]$ | $\mathrm{SS}[0]$ |

The V bit (C[7]) controls whether the LTC2335-18 should consider this a valid word. Any words which have $\mathrm{V}=$ 0 are considered invalid and are ignored (though valid words will still be accepted after an invalid word). Words which have $\mathrm{V}=1$ will be added to the sequencer in the order provided. The $\mathrm{C}[6]$ bit is reserved for future use and should be set to 0 . The $\mathrm{CH}[2: 0]$ (C[5:3]) bits are a binary value 0 to 7 controlling the channel to be converted. The SS[2:0] (C[2:0]) bits specify the desired SoftSpan range for the conversion, as described in Table 1.
Sequencer programming is completed when the next conversion is started. At this time, any incomplete words are considered invalid and discarded. If one or more valid words were provided, the sequencer is completely overwritten with the new sequence, and the just-initiated conversion employs the first provided configuration.

If no valid words were provided during the data transaction window, the sequencer program is unchanged, and the pointer advances to the next entry in the previously programmed cycle to configure the next conversion.

## APPLICATIONS INFORMATION

Thus, once the sequencer has been programmed, simply hold SDI at an LVDS low level during subsequent data transactions to cycle continually through the programmed sequence of configurations.

## Direct Per-Conversion Configuration

As a special case of the sequencer, the LTC2335-18 multiplexer and SoftSpan range can be directly controlled every conversion with no latency and no additional settling time or digital I/O overhead. To use the part in this direct fashion, simply supply one control word on SDI during a data transaction to specify the desired channel number and SoftSpan range for the following conversion, as shown in Figure 19.

If the desired channel and SoftSpan range for conversion $\mathrm{N}+1$ are known before seeing the result of conversion N , specify the configuration by clocking in the corresponding control word on SDI while clocking out the first 8 bits, then hold SDI at an LVDS low level. This particular use case is illustrated in Figure 19. If the desired configuration is not known until after the conversion data has been read, clock in 24 zeros on SDI while the 24 bits of data are being read out; since the V bits of those words are then 0 , they are ignored. Once the configuration has been determined, clock in 8 more bits on SDI which specify the desired configuration for conversion $\mathrm{N}+1$.

## BOARD LAYOUT

To obtain the best performance from the LTC2335-18, a four-layer printed circuit board (PCB) is recommended. Layout for the PCB should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals alongside analog signals or underneath the ADC. Also minimize the length of the REFBUF to GND (Pin 20) bypass capacitor return loop, and avoid routing CNV near signals which could potentially disturb its rising edge.

Supply bypass capacitors should be placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. A single solid ground plane is recommended for this purpose. When possible, screen the analog input traces using ground.

## Reference Design

For a detailed look at the reference design for this converter, including schematics and PCB layout, please refer to DC2412A, the evaluation kit for the LTC2335-18.

PACKAGE DESCRIPTION
Please refer to http://www.linear.com/product/LTC2335-18\#packaging for the most recent package drawings.

LX Package<br>48-Lead Plastic LQFP ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ )<br>(Reference LTC DWG \# 05-08-1760 Rev A)



RECOMMENDED SOLDER PAD LAYOUT
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


SECTION A - A

NOTE:

1. PACKAGE DIMENSIONS CONFORM TO JEDEC \#MS-026 PACKAGE OUTLINE
2. DIMENSIONS ARE IN MILLIMETERS
3. DIMENSIONS OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH

SHALL NOT EXCEED 0.25 mm ON ANY SIDE, IF PRESENT
4. PIN-1 INDENTIFIER IS A MOLDED INDENTATION, 0.50 mm DIAMETER
5. DRAWING IS NOT TO SCALE


## TYPICAL APPLICATION

## Digitize Differential Signals Over a Wide Common Mode Range



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| ADCs |  |  |
| LTC2348-18/LTC2348-16 | 18-/16-Bit, 200ksps, 8-Channel Simultaneous Sampling, $\pm 3 / \pm 1$ LSB INL, Serial ADC | $\pm 10.24 \mathrm{~V}$ SoftSpan Inputs with Wide Common Mode Range, $97 / 94 \mathrm{~dB}$ SNR, Serial CMOS and LVDS I/0, $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ LQFP-48 Package |
| $\begin{aligned} & \text { LTC2378-20/LTC2377-20/ } \\ & \text { LTC2376-20 } \end{aligned}$ | 20-Bit, 1Msps/500ksps/250ksps, $\pm 0.5 \mathrm{ppm}$ INL Serial, Low Power ADC | 2.5V Supply, $\pm 5 \mathrm{~V}$ Fully Differential Input, 104 dB SNR, MSOP-16 and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 Packages |
| $\begin{aligned} & \text { LTC2338-18/LTC2337-18/ } \\ & \text { LTC2336-18 } \end{aligned}$ | 18-Bit, 1Msps/500ksps/250ksps, Serial, Low Power ADC | 5 V Supply, $\pm 10.24 \mathrm{~V}$ Fully Differential Input, 100dB SNR, MSOP-16 Package |
| $\begin{aligned} & \hline \text { LTC2328-18/LTC2327-18/ } \\ & \text { LTC2326-18 } \end{aligned}$ | 18-Bit, 1Msps/500ksps/250ksps, Serial, Low Power ADC | 5 V Supply, $\pm 10.24 \mathrm{~V}$ Pseudo-Differential Input, 95dB SNR, MSOP-16 Package |
| LTC2373-18/LTC2372-18 | 18-Bit, 1Msps/500ksps, 8-Channel, Serial ADC | 5V Supply, 8 Channel Multiplexed, Configurable Input Range, 100dB SNR, DGC, $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-32 Package |
| $\begin{aligned} & \text { LTC2379-18/LTC2378-18/ } \\ & \text { LTC2377-18/LTC2376-18 } \end{aligned}$ | 18-Bit,1.6Msps/1Msps/500ksps/250ksps, Serial, Low Power ADC | 2.5V Supply, Differential Input, 101.2dB SNR, $\pm 5 \mathrm{~V}$ Input Range, DGC, Pin Compatible Family in MSOP-16 and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 Packages |
| $\begin{aligned} & \hline \text { LTC2380-16/LTC2378-16/ } \\ & \text { LTC2377-16/LTC2376-16 } \end{aligned}$ | 16-Bit, 2Msps/1Msps/500ksps/250ksps, Serial, Low Power ADC | 2.5V Supply, Differential Input, 96.2 dB SNR, $\pm 5 \mathrm{~V}$ Input Range, DGC, Pin Compatible Family in MSOP-16 and $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-16 Packages |
| LTC2387-18 | 18-Bit, 15Msps, $\pm 3$ LSB INL, Serial SAR ADC | $\pm 4.096 \mathrm{~V}$ Fully Differential Input, 96 dB SNR, Serial LVDS I/0, $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-32 Package |
| LTC1859/LTC1858/ LTC1857 | 16-/14-/12-Bit, 8-Channel, 100ksps, Serial ADC | $\pm 10 \mathrm{~V}$, SoftSpan, Single-Ended or Differential Inputs, Single 5V Supply, SSOP-28 Package |
| LTC1609 | 16-Bit, 200ksps Serial ADC | $\pm 10 \mathrm{~V}$, Configurable Unipolar/Bipolar Input, Single 5V Supply, SSOP-28 and S0-20 Packages |
| LTC1606/LTC1605 | 16-Bit, 250ksps/100ksps, Parallel ADC | $\pm 10 \mathrm{~V}$ Input, 5V Supply, 75mW/55mW, SSOP-28 and S0-28 Packages |
| DACs |  |  |
| LTC2756/LTC2757 | 18-Bit, Serial/Parallel I Iout SoftSpan DAC | $\pm 1$ LSB INL/DNL, Software-Selectable Ranges, SSOP-28/7mm $\times 7 \mathrm{~mm}$ LQFP-48 Package |
| LTC2668 | 16-Channel 16-/12-Bit $\pm 10 \mathrm{~V} \mathrm{~V}_{\text {OUT }}$ SoftSpan DACs | $\pm 4$ LSB INL, Precision Reference $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \mathrm{Max} ,6 \mathrm{~mm} \times 6 \mathrm{~mm}$ QFN-40 Package |
| References |  |  |
| LTC6655 | Precision Low Drift Low Noise Buffered Reference | 5V/2.5V/2.048V/1.25V, 2ppm/ ${ }^{\circ} \mathrm{C}$, 0.25ppm Peak-to-Peak Noise, MSOP-8 Package |
| LTC6652 | Precision Low Drift Low Noise Buffered Reference | 5V/2.5V/2.048V/1.25V, 5ppm/ ${ }^{\circ} \mathrm{C}$, 2.1ppm Peak-to-Peak Noise, MSOP-8 Package |
| Amplifiers |  |  |
| LT1468/LT1469 | Single/Dual 90MHz, 22V/us, 16-Bit Accurate Op Amp | Low Input Offset: $75 \mu \mathrm{~V} / 125 \mu \mathrm{~V}$ |
| LT1354/LT1355/LT1356 | Single/Dual/Quad 1mA, 12MHz, 400V/us Op Amp | Good DC Precision, Stable with All Capacitive Loads |
| LT1357/LT1358/LT1359 | Single/Dual/Quad 2mA, 25MHz, 800V//s Op Amp | Good DC Precision, Stable with All Capacitive Loads |
|  |  | 233518 f |
| Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 • FAX: (408) 434-0507 • www.linear.com/LTC2335-18 |  |  |

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
LTC2335CLX-18\#PBF LTC2335HLX-18\#PBF LTC2335ILX-18\#PBF DC2412A-A

